summaryrefslogtreecommitdiff
path: root/drivers/gpu/drm/amd/include/asic_reg/mmhub/mmhub_3_0_1_offset.h
blob: 6baac6ae2007af9d8b0a1507d9c826c409ea1e21 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
/*
 * Copyright 2022 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 */
#ifndef _mmhub_3_0_1_OFFSET_HEADER
#define _mmhub_3_0_1_OFFSET_HEADER



// addressBlock: mmhub_dagbdec
// base address: 0x68000
#define regDAGB0_RDCLI0                                                                                 0x0000
#define regDAGB0_RDCLI0_BASE_IDX                                                                        1
#define regDAGB0_RDCLI1                                                                                 0x0001
#define regDAGB0_RDCLI1_BASE_IDX                                                                        1
#define regDAGB0_RDCLI2                                                                                 0x0002
#define regDAGB0_RDCLI2_BASE_IDX                                                                        1
#define regDAGB0_RDCLI3                                                                                 0x0003
#define regDAGB0_RDCLI3_BASE_IDX                                                                        1
#define regDAGB0_RDCLI4                                                                                 0x0004
#define regDAGB0_RDCLI4_BASE_IDX                                                                        1
#define regDAGB0_RDCLI5                                                                                 0x0005
#define regDAGB0_RDCLI5_BASE_IDX                                                                        1
#define regDAGB0_RDCLI6                                                                                 0x0006
#define regDAGB0_RDCLI6_BASE_IDX                                                                        1
#define regDAGB0_RDCLI7                                                                                 0x0007
#define regDAGB0_RDCLI7_BASE_IDX                                                                        1
#define regDAGB0_RDCLI8                                                                                 0x0008
#define regDAGB0_RDCLI8_BASE_IDX                                                                        1
#define regDAGB0_RDCLI9                                                                                 0x0009
#define regDAGB0_RDCLI9_BASE_IDX                                                                        1
#define regDAGB0_RDCLI10                                                                                0x000a
#define regDAGB0_RDCLI10_BASE_IDX                                                                       1
#define regDAGB0_RDCLI11                                                                                0x000b
#define regDAGB0_RDCLI11_BASE_IDX                                                                       1
#define regDAGB0_RDCLI12                                                                                0x000c
#define regDAGB0_RDCLI12_BASE_IDX                                                                       1
#define regDAGB0_RDCLI13                                                                                0x000d
#define regDAGB0_RDCLI13_BASE_IDX                                                                       1
#define regDAGB0_RDCLI14                                                                                0x000e
#define regDAGB0_RDCLI14_BASE_IDX                                                                       1
#define regDAGB0_RDCLI15                                                                                0x000f
#define regDAGB0_RDCLI15_BASE_IDX                                                                       1
#define regDAGB0_RDCLI16                                                                                0x0010
#define regDAGB0_RDCLI16_BASE_IDX                                                                       1
#define regDAGB0_RDCLI17                                                                                0x0011
#define regDAGB0_RDCLI17_BASE_IDX                                                                       1
#define regDAGB0_RDCLI18                                                                                0x0012
#define regDAGB0_RDCLI18_BASE_IDX                                                                       1
#define regDAGB0_RDCLI19                                                                                0x0013
#define regDAGB0_RDCLI19_BASE_IDX                                                                       1
#define regDAGB0_RDCLI20                                                                                0x0014
#define regDAGB0_RDCLI20_BASE_IDX                                                                       1
#define regDAGB0_RDCLI21                                                                                0x0015
#define regDAGB0_RDCLI21_BASE_IDX                                                                       1
#define regDAGB0_RDCLI22                                                                                0x0016
#define regDAGB0_RDCLI22_BASE_IDX                                                                       1
#define regDAGB0_RDCLI23                                                                                0x0017
#define regDAGB0_RDCLI23_BASE_IDX                                                                       1
#define regDAGB0_RDCLI24                                                                                0x0018
#define regDAGB0_RDCLI24_BASE_IDX                                                                       1
#define regDAGB0_RDCLI25                                                                                0x0019
#define regDAGB0_RDCLI25_BASE_IDX                                                                       1
#define regDAGB0_RDCLI26                                                                                0x001a
#define regDAGB0_RDCLI26_BASE_IDX                                                                       1
#define regDAGB0_RDCLI27                                                                                0x001b
#define regDAGB0_RDCLI27_BASE_IDX                                                                       1
#define regDAGB0_RDCLI28                                                                                0x001c
#define regDAGB0_RDCLI28_BASE_IDX                                                                       1
#define regDAGB0_RDCLI29                                                                                0x001d
#define regDAGB0_RDCLI29_BASE_IDX                                                                       1
#define regDAGB0_RD_CNTL                                                                                0x001e
#define regDAGB0_RD_CNTL_BASE_IDX                                                                       1
#define regDAGB0_RD_IO_CNTL                                                                             0x001f
#define regDAGB0_RD_IO_CNTL_BASE_IDX                                                                    1
#define regDAGB0_RD_GMI_CNTL                                                                            0x0020
#define regDAGB0_RD_GMI_CNTL_BASE_IDX                                                                   1
#define regDAGB0_RD_ADDR_DAGB                                                                           0x0021
#define regDAGB0_RD_ADDR_DAGB_BASE_IDX                                                                  1
#define regDAGB0_RD_CGTT_CLK_CTRL                                                                       0x0022
#define regDAGB0_RD_CGTT_CLK_CTRL_BASE_IDX                                                              1
#define regDAGB0_L1TLB_RD_CGTT_CLK_CTRL                                                                 0x0023
#define regDAGB0_L1TLB_RD_CGTT_CLK_CTRL_BASE_IDX                                                        1
#define regDAGB0_RD_ADDR_DAGB_MAX_BURST0                                                                0x0024
#define regDAGB0_RD_ADDR_DAGB_MAX_BURST0_BASE_IDX                                                       1
#define regDAGB0_RD_ADDR_DAGB_LAZY_TIMER0                                                               0x0025
#define regDAGB0_RD_ADDR_DAGB_LAZY_TIMER0_BASE_IDX                                                      1
#define regDAGB0_RD_ADDR_DAGB_MAX_BURST1                                                                0x0026
#define regDAGB0_RD_ADDR_DAGB_MAX_BURST1_BASE_IDX                                                       1
#define regDAGB0_RD_ADDR_DAGB_LAZY_TIMER1                                                               0x0027
#define regDAGB0_RD_ADDR_DAGB_LAZY_TIMER1_BASE_IDX                                                      1
#define regDAGB0_RD_ADDR_DAGB_MAX_BURST2                                                                0x0028
#define regDAGB0_RD_ADDR_DAGB_MAX_BURST2_BASE_IDX                                                       1
#define regDAGB0_RD_ADDR_DAGB_LAZY_TIMER2                                                               0x0029
#define regDAGB0_RD_ADDR_DAGB_LAZY_TIMER2_BASE_IDX                                                      1
#define regDAGB0_RD_ADDR_DAGB_MAX_BURST3                                                                0x002a
#define regDAGB0_RD_ADDR_DAGB_MAX_BURST3_BASE_IDX                                                       1
#define regDAGB0_RD_ADDR_DAGB_LAZY_TIMER3                                                               0x002b
#define regDAGB0_RD_ADDR_DAGB_LAZY_TIMER3_BASE_IDX                                                      1
#define regDAGB0_RD_VC0_CNTL                                                                            0x002c
#define regDAGB0_RD_VC0_CNTL_BASE_IDX                                                                   1
#define regDAGB0_RD_VC1_CNTL                                                                            0x002d
#define regDAGB0_RD_VC1_CNTL_BASE_IDX                                                                   1
#define regDAGB0_RD_VC2_CNTL                                                                            0x002e
#define regDAGB0_RD_VC2_CNTL_BASE_IDX                                                                   1
#define regDAGB0_RD_VC3_CNTL                                                                            0x002f
#define regDAGB0_RD_VC3_CNTL_BASE_IDX                                                                   1
#define regDAGB0_RD_VC4_CNTL                                                                            0x0030
#define regDAGB0_RD_VC4_CNTL_BASE_IDX                                                                   1
#define regDAGB0_RD_VC5_CNTL                                                                            0x0031
#define regDAGB0_RD_VC5_CNTL_BASE_IDX                                                                   1
#define regDAGB0_RD_IO_VC_CNTL                                                                          0x0032
#define regDAGB0_RD_IO_VC_CNTL_BASE_IDX                                                                 1
#define regDAGB0_RD_GMI_VC_CNTL                                                                         0x0033
#define regDAGB0_RD_GMI_VC_CNTL_BASE_IDX                                                                1
#define regDAGB0_RD_CNTL_MISC                                                                           0x0034
#define regDAGB0_RD_CNTL_MISC_BASE_IDX                                                                  1
#define regDAGB0_RD_TLB_CREDIT                                                                          0x0035
#define regDAGB0_RD_TLB_CREDIT_BASE_IDX                                                                 1
#define regDAGB0_RDCLI_ASK_PENDING                                                                      0x0036
#define regDAGB0_RDCLI_ASK_PENDING_BASE_IDX                                                             1
#define regDAGB0_RDCLI_GO_PENDING                                                                       0x0037
#define regDAGB0_RDCLI_GO_PENDING_BASE_IDX                                                              1
#define regDAGB0_RDCLI_GBLSEND_PENDING                                                                  0x0038
#define regDAGB0_RDCLI_GBLSEND_PENDING_BASE_IDX                                                         1
#define regDAGB0_RDCLI_TLB_PENDING                                                                      0x0039
#define regDAGB0_RDCLI_TLB_PENDING_BASE_IDX                                                             1
#define regDAGB0_RDCLI_OARB_PENDING                                                                     0x003a
#define regDAGB0_RDCLI_OARB_PENDING_BASE_IDX                                                            1
#define regDAGB0_RDCLI_ASK2ARB_PENDING                                                                  0x003b
#define regDAGB0_RDCLI_ASK2ARB_PENDING_BASE_IDX                                                         1
#define regDAGB0_RDCLI_ASK2DF_PENDING                                                                   0x003c
#define regDAGB0_RDCLI_ASK2DF_PENDING_BASE_IDX                                                          1
#define regDAGB0_RDCLI_OSD_PENDING                                                                      0x003d
#define regDAGB0_RDCLI_OSD_PENDING_BASE_IDX                                                             1
#define regDAGB0_RDCLI_ASK_OSD_PENDING                                                                  0x003e
#define regDAGB0_RDCLI_ASK_OSD_PENDING_BASE_IDX                                                         1
#define regDAGB0_WRCLI0                                                                                 0x003f
#define regDAGB0_WRCLI0_BASE_IDX                                                                        1
#define regDAGB0_WRCLI1                                                                                 0x0040
#define regDAGB0_WRCLI1_BASE_IDX                                                                        1
#define regDAGB0_WRCLI2                                                                                 0x0041
#define regDAGB0_WRCLI2_BASE_IDX                                                                        1
#define regDAGB0_WRCLI3                                                                                 0x0042
#define regDAGB0_WRCLI3_BASE_IDX                                                                        1
#define regDAGB0_WRCLI4                                                                                 0x0043
#define regDAGB0_WRCLI4_BASE_IDX                                                                        1
#define regDAGB0_WRCLI5                                                                                 0x0044
#define regDAGB0_WRCLI5_BASE_IDX                                                                        1
#define regDAGB0_WRCLI6                                                                                 0x0045
#define regDAGB0_WRCLI6_BASE_IDX                                                                        1
#define regDAGB0_WRCLI7                                                                                 0x0046
#define regDAGB0_WRCLI7_BASE_IDX                                                                        1
#define regDAGB0_WRCLI8                                                                                 0x0047
#define regDAGB0_WRCLI8_BASE_IDX                                                                        1
#define regDAGB0_WRCLI9                                                                                 0x0048
#define regDAGB0_WRCLI9_BASE_IDX                                                                        1
#define regDAGB0_WRCLI10                                                                                0x0049
#define regDAGB0_WRCLI10_BASE_IDX                                                                       1
#define regDAGB0_WRCLI11                                                                                0x004a
#define regDAGB0_WRCLI11_BASE_IDX                                                                       1
#define regDAGB0_WRCLI12                                                                                0x004b
#define regDAGB0_WRCLI12_BASE_IDX                                                                       1
#define regDAGB0_WRCLI13                                                                                0x004c
#define regDAGB0_WRCLI13_BASE_IDX                                                                       1
#define regDAGB0_WRCLI14                                                                                0x004d
#define regDAGB0_WRCLI14_BASE_IDX                                                                       1
#define regDAGB0_WRCLI15                                                                                0x004e
#define regDAGB0_WRCLI15_BASE_IDX                                                                       1
#define regDAGB0_WRCLI16                                                                                0x004f
#define regDAGB0_WRCLI16_BASE_IDX                                                                       1
#define regDAGB0_WRCLI17                                                                                0x0050
#define regDAGB0_WRCLI17_BASE_IDX                                                                       1
#define regDAGB0_WRCLI18                                                                                0x0051
#define regDAGB0_WRCLI18_BASE_IDX                                                                       1
#define regDAGB0_WRCLI19                                                                                0x0052
#define regDAGB0_WRCLI19_BASE_IDX                                                                       1
#define regDAGB0_WRCLI20                                                                                0x0053
#define regDAGB0_WRCLI20_BASE_IDX                                                                       1
#define regDAGB0_WRCLI21                                                                                0x0054
#define regDAGB0_WRCLI21_BASE_IDX                                                                       1
#define regDAGB0_WRCLI22                                                                                0x0055
#define regDAGB0_WRCLI22_BASE_IDX                                                                       1
#define regDAGB0_WRCLI23                                                                                0x0056
#define regDAGB0_WRCLI23_BASE_IDX                                                                       1
#define regDAGB0_WRCLI24                                                                                0x0057
#define regDAGB0_WRCLI24_BASE_IDX                                                                       1
#define regDAGB0_WRCLI25                                                                                0x0058
#define regDAGB0_WRCLI25_BASE_IDX                                                                       1
#define regDAGB0_WRCLI26                                                                                0x0059
#define regDAGB0_WRCLI26_BASE_IDX                                                                       1
#define regDAGB0_WRCLI27                                                                                0x005a
#define regDAGB0_WRCLI27_BASE_IDX                                                                       1
#define regDAGB0_WRCLI28                                                                                0x005b
#define regDAGB0_WRCLI28_BASE_IDX                                                                       1
#define regDAGB0_WRCLI29                                                                                0x005c
#define regDAGB0_WRCLI29_BASE_IDX                                                                       1
#define regDAGB0_WR_CNTL                                                                                0x005d
#define regDAGB0_WR_CNTL_BASE_IDX                                                                       1
#define regDAGB0_WR_IO_CNTL                                                                             0x005e
#define regDAGB0_WR_IO_CNTL_BASE_IDX                                                                    1
#define regDAGB0_WR_GMI_CNTL                                                                            0x005f
#define regDAGB0_WR_GMI_CNTL_BASE_IDX                                                                   1
#define regDAGB0_WR_ADDR_DAGB                                                                           0x0060
#define regDAGB0_WR_ADDR_DAGB_BASE_IDX                                                                  1
#define regDAGB0_WR_CGTT_CLK_CTRL                                                                       0x0061
#define regDAGB0_WR_CGTT_CLK_CTRL_BASE_IDX                                                              1
#define regDAGB0_L1TLB_WR_CGTT_CLK_CTRL                                                                 0x0062
#define regDAGB0_L1TLB_WR_CGTT_CLK_CTRL_BASE_IDX                                                        1
#define regDAGB0_WR_ADDR_DAGB_MAX_BURST0                                                                0x0063
#define regDAGB0_WR_ADDR_DAGB_MAX_BURST0_BASE_IDX                                                       1
#define regDAGB0_WR_ADDR_DAGB_LAZY_TIMER0                                                               0x0064
#define regDAGB0_WR_ADDR_DAGB_LAZY_TIMER0_BASE_IDX                                                      1
#define regDAGB0_WR_ADDR_DAGB_MAX_BURST1                                                                0x0065
#define regDAGB0_WR_ADDR_DAGB_MAX_BURST1_BASE_IDX                                                       1
#define regDAGB0_WR_ADDR_DAGB_LAZY_TIMER1                                                               0x0066
#define regDAGB0_WR_ADDR_DAGB_LAZY_TIMER1_BASE_IDX                                                      1
#define regDAGB0_WR_ADDR_DAGB_MAX_BURST2                                                                0x0067
#define regDAGB0_WR_ADDR_DAGB_MAX_BURST2_BASE_IDX                                                       1
#define regDAGB0_WR_ADDR_DAGB_LAZY_TIMER2                                                               0x0068
#define regDAGB0_WR_ADDR_DAGB_LAZY_TIMER2_BASE_IDX                                                      1
#define regDAGB0_WR_ADDR_DAGB_MAX_BURST3                                                                0x0069
#define regDAGB0_WR_ADDR_DAGB_MAX_BURST3_BASE_IDX                                                       1
#define regDAGB0_WR_ADDR_DAGB_LAZY_TIMER3                                                               0x006a
#define regDAGB0_WR_ADDR_DAGB_LAZY_TIMER3_BASE_IDX                                                      1
#define regDAGB0_WR_DATA_DAGB                                                                           0x006b
#define regDAGB0_WR_DATA_DAGB_BASE_IDX                                                                  1
#define regDAGB0_WR_DATA_DAGB_MAX_BURST0                                                                0x006c
#define regDAGB0_WR_DATA_DAGB_MAX_BURST0_BASE_IDX                                                       1
#define regDAGB0_WR_DATA_DAGB_LAZY_TIMER0                                                               0x006d
#define regDAGB0_WR_DATA_DAGB_LAZY_TIMER0_BASE_IDX                                                      1
#define regDAGB0_WR_DATA_DAGB_MAX_BURST1                                                                0x006e
#define regDAGB0_WR_DATA_DAGB_MAX_BURST1_BASE_IDX                                                       1
#define regDAGB0_WR_DATA_DAGB_LAZY_TIMER1                                                               0x006f
#define regDAGB0_WR_DATA_DAGB_LAZY_TIMER1_BASE_IDX                                                      1
#define regDAGB0_WR_DATA_DAGB_MAX_BURST2                                                                0x0070
#define regDAGB0_WR_DATA_DAGB_MAX_BURST2_BASE_IDX                                                       1
#define regDAGB0_WR_DATA_DAGB_LAZY_TIMER2                                                               0x0071
#define regDAGB0_WR_DATA_DAGB_LAZY_TIMER2_BASE_IDX                                                      1
#define regDAGB0_WR_DATA_DAGB_MAX_BURST3                                                                0x0072
#define regDAGB0_WR_DATA_DAGB_MAX_BURST3_BASE_IDX                                                       1
#define regDAGB0_WR_DATA_DAGB_LAZY_TIMER3                                                               0x0073
#define regDAGB0_WR_DATA_DAGB_LAZY_TIMER3_BASE_IDX                                                      1
#define regDAGB0_WR_VC0_CNTL                                                                            0x0074
#define regDAGB0_WR_VC0_CNTL_BASE_IDX                                                                   1
#define regDAGB0_WR_VC1_CNTL                                                                            0x0075
#define regDAGB0_WR_VC1_CNTL_BASE_IDX                                                                   1
#define regDAGB0_WR_VC2_CNTL                                                                            0x0076
#define regDAGB0_WR_VC2_CNTL_BASE_IDX                                                                   1
#define regDAGB0_WR_VC3_CNTL                                                                            0x0077
#define regDAGB0_WR_VC3_CNTL_BASE_IDX                                                                   1
#define regDAGB0_WR_VC4_CNTL                                                                            0x0078
#define regDAGB0_WR_VC4_CNTL_BASE_IDX                                                                   1
#define regDAGB0_WR_VC5_CNTL                                                                            0x0079
#define regDAGB0_WR_VC5_CNTL_BASE_IDX                                                                   1
#define regDAGB0_WR_IO_VC_CNTL                                                                          0x007a
#define regDAGB0_WR_IO_VC_CNTL_BASE_IDX                                                                 1
#define regDAGB0_WR_GMI_VC_CNTL                                                                         0x007b
#define regDAGB0_WR_GMI_VC_CNTL_BASE_IDX                                                                1
#define regDAGB0_WR_CNTL_MISC                                                                           0x007c
#define regDAGB0_WR_CNTL_MISC_BASE_IDX                                                                  1
#define regDAGB0_WR_TLB_CREDIT                                                                          0x007d
#define regDAGB0_WR_TLB_CREDIT_BASE_IDX                                                                 1
#define regDAGB0_WR_DATA_CREDIT                                                                         0x007e
#define regDAGB0_WR_DATA_CREDIT_BASE_IDX                                                                1
#define regDAGB0_WR_MISC_CREDIT                                                                         0x007f
#define regDAGB0_WR_MISC_CREDIT_BASE_IDX                                                                1
#define regDAGB0_WR_DATA_FIFO_CREDIT_CNTL1                                                              0x0080
#define regDAGB0_WR_DATA_FIFO_CREDIT_CNTL1_BASE_IDX                                                     1
#define regDAGB0_WR_ATOMIC_FIFO_CREDIT_CNTL1                                                            0x0081
#define regDAGB0_WR_ATOMIC_FIFO_CREDIT_CNTL1_BASE_IDX                                                   1
#define regDAGB0_WRCLI_ASK_PENDING                                                                      0x0082
#define regDAGB0_WRCLI_ASK_PENDING_BASE_IDX                                                             1
#define regDAGB0_WRCLI_GO_PENDING                                                                       0x0083
#define regDAGB0_WRCLI_GO_PENDING_BASE_IDX                                                              1
#define regDAGB0_WRCLI_GBLSEND_PENDING                                                                  0x0084
#define regDAGB0_WRCLI_GBLSEND_PENDING_BASE_IDX                                                         1
#define regDAGB0_WRCLI_TLB_PENDING                                                                      0x0085
#define regDAGB0_WRCLI_TLB_PENDING_BASE_IDX                                                             1
#define regDAGB0_WRCLI_OARB_PENDING                                                                     0x0086
#define regDAGB0_WRCLI_OARB_PENDING_BASE_IDX                                                            1
#define regDAGB0_WRCLI_ASK2ARB_PENDING                                                                  0x0087
#define regDAGB0_WRCLI_ASK2ARB_PENDING_BASE_IDX                                                         1
#define regDAGB0_WRCLI_ASK2DF_PENDING                                                                   0x0088
#define regDAGB0_WRCLI_ASK2DF_PENDING_BASE_IDX                                                          1
#define regDAGB0_WRCLI_OSD_PENDING                                                                      0x0089
#define regDAGB0_WRCLI_OSD_PENDING_BASE_IDX                                                             1
#define regDAGB0_WRCLI_ASK_OSD_PENDING                                                                  0x008a
#define regDAGB0_WRCLI_ASK_OSD_PENDING_BASE_IDX                                                         1
#define regDAGB0_WRCLI_DBUS_ASK_PENDING                                                                 0x008b
#define regDAGB0_WRCLI_DBUS_ASK_PENDING_BASE_IDX                                                        1
#define regDAGB0_WRCLI_DBUS_GO_PENDING                                                                  0x008c
#define regDAGB0_WRCLI_DBUS_GO_PENDING_BASE_IDX                                                         1
#define regDAGB0_WRCLI_GPU_SNOOP_OVERRIDE                                                               0x008d
#define regDAGB0_WRCLI_GPU_SNOOP_OVERRIDE_BASE_IDX                                                      1
#define regDAGB0_WRCLI_GPU_SNOOP_OVERRIDE_VALUE                                                         0x008e
#define regDAGB0_WRCLI_GPU_SNOOP_OVERRIDE_VALUE_BASE_IDX                                                1
#define regDAGB0_DAGB_DLY                                                                               0x008f
#define regDAGB0_DAGB_DLY_BASE_IDX                                                                      1
#define regDAGB0_CNTL_MISC                                                                              0x0090
#define regDAGB0_CNTL_MISC_BASE_IDX                                                                     1
#define regDAGB0_CNTL_MISC2                                                                             0x0091
#define regDAGB0_CNTL_MISC2_BASE_IDX                                                                    1
#define regDAGB0_FIFO_EMPTY                                                                             0x0092
#define regDAGB0_FIFO_EMPTY_BASE_IDX                                                                    1
#define regDAGB0_FIFO_FULL                                                                              0x0093
#define regDAGB0_FIFO_FULL_BASE_IDX                                                                     1
#define regDAGB0_RD_CREDITS_FULL                                                                        0x0094
#define regDAGB0_RD_CREDITS_FULL_BASE_IDX                                                               1
#define regDAGB0_WR_CREDITS_FULL                                                                        0x0095
#define regDAGB0_WR_CREDITS_FULL_BASE_IDX                                                               1
#define regDAGB0_PERFCOUNTER_LO                                                                         0x0096
#define regDAGB0_PERFCOUNTER_LO_BASE_IDX                                                                1
#define regDAGB0_PERFCOUNTER_HI                                                                         0x0097
#define regDAGB0_PERFCOUNTER_HI_BASE_IDX                                                                1
#define regDAGB0_PERFCOUNTER0_CFG                                                                       0x0098
#define regDAGB0_PERFCOUNTER0_CFG_BASE_IDX                                                              1
#define regDAGB0_PERFCOUNTER1_CFG                                                                       0x0099
#define regDAGB0_PERFCOUNTER1_CFG_BASE_IDX                                                              1
#define regDAGB0_PERFCOUNTER2_CFG                                                                       0x009a
#define regDAGB0_PERFCOUNTER2_CFG_BASE_IDX                                                              1
#define regDAGB0_PERFCOUNTER_RSLT_CNTL                                                                  0x009b
#define regDAGB0_PERFCOUNTER_RSLT_CNTL_BASE_IDX                                                         1
#define regDAGB0_L1TLB_REG_RW                                                                           0x009c
#define regDAGB0_L1TLB_REG_RW_BASE_IDX                                                                  1
#define regDAGB0_RESERVE1                                                                               0x009d
#define regDAGB0_RESERVE1_BASE_IDX                                                                      1
#define regDAGB0_RESERVE2                                                                               0x009e
#define regDAGB0_RESERVE2_BASE_IDX                                                                      1
#define regDAGB0_RESERVE3                                                                               0x009f
#define regDAGB0_RESERVE3_BASE_IDX                                                                      1
#define regDAGB0_RESERVE4                                                                               0x00a0
#define regDAGB0_RESERVE4_BASE_IDX                                                                      1
#define regDAGB0_SDP_RD_BW_CNTL                                                                         0x00a1
#define regDAGB0_SDP_RD_BW_CNTL_BASE_IDX                                                                1
#define regDAGB0_SDP_PRIORITY_OVERRIDE                                                                  0x00a2
#define regDAGB0_SDP_PRIORITY_OVERRIDE_BASE_IDX                                                         1
#define regDAGB0_SDP_RD_PRIORITY                                                                        0x00a3
#define regDAGB0_SDP_RD_PRIORITY_BASE_IDX                                                               1
#define regDAGB0_SDP_WR_PRIORITY                                                                        0x00a4
#define regDAGB0_SDP_WR_PRIORITY_BASE_IDX                                                               1
#define regDAGB0_SDP_RD_CLI2SDP_VC_MAP                                                                  0x00a5
#define regDAGB0_SDP_RD_CLI2SDP_VC_MAP_BASE_IDX                                                         1
#define regDAGB0_SDP_WR_CLI2SDP_VC_MAP                                                                  0x00a6
#define regDAGB0_SDP_WR_CLI2SDP_VC_MAP_BASE_IDX                                                         1
#define regDAGB0_SDP_ENABLE                                                                             0x00a7
#define regDAGB0_SDP_ENABLE_BASE_IDX                                                                    1
#define regDAGB0_SDP_CREDITS                                                                            0x00a8
#define regDAGB0_SDP_CREDITS_BASE_IDX                                                                   1
#define regDAGB0_SDP_TAG_RESERVE0                                                                       0x00a9
#define regDAGB0_SDP_TAG_RESERVE0_BASE_IDX                                                              1
#define regDAGB0_SDP_TAG_RESERVE1                                                                       0x00aa
#define regDAGB0_SDP_TAG_RESERVE1_BASE_IDX                                                              1
#define regDAGB0_SDP_VCC_RESERVE0                                                                       0x00ab
#define regDAGB0_SDP_VCC_RESERVE0_BASE_IDX                                                              1
#define regDAGB0_SDP_VCC_RESERVE1                                                                       0x00ac
#define regDAGB0_SDP_VCC_RESERVE1_BASE_IDX                                                              1
#define regDAGB0_SDP_ERR_STATUS                                                                         0x00ad
#define regDAGB0_SDP_ERR_STATUS_BASE_IDX                                                                1
#define regDAGB0_SDP_REQ_CNTL                                                                           0x00ae
#define regDAGB0_SDP_REQ_CNTL_BASE_IDX                                                                  1
#define regDAGB0_SDP_MISC_AON                                                                           0x00af
#define regDAGB0_SDP_MISC_AON_BASE_IDX                                                                  1
#define regDAGB0_SDP_MISC                                                                               0x00b0
#define regDAGB0_SDP_MISC_BASE_IDX                                                                      1
#define regDAGB0_SDP_MISC2                                                                              0x00b1
#define regDAGB0_SDP_MISC2_BASE_IDX                                                                     1
#define regDAGB0_SDP_VCD_RESERVE0                                                                       0x00b3
#define regDAGB0_SDP_VCD_RESERVE0_BASE_IDX                                                              1
#define regDAGB0_SDP_VCD_RESERVE1                                                                       0x00b4
#define regDAGB0_SDP_VCD_RESERVE1_BASE_IDX                                                              1
#define regDAGB0_SDP_ARB_CNTL0                                                                          0x00b5
#define regDAGB0_SDP_ARB_CNTL0_BASE_IDX                                                                 1
#define regDAGB0_SDP_ARB_CNTL1                                                                          0x00b6
#define regDAGB0_SDP_ARB_CNTL1_BASE_IDX                                                                 1
#define regDAGB0_SDP_CGTT_CLK_CTRL                                                                      0x00b7
#define regDAGB0_SDP_CGTT_CLK_CTRL_BASE_IDX                                                             1
#define regDAGB0_SDP_LATENCY_SAMPLING                                                                   0x00b8
#define regDAGB0_SDP_LATENCY_SAMPLING_BASE_IDX                                                          1


// addressBlock: mmhub_pctldec
// base address: 0x68e00
#define regPCTL_CTRL                                                                                    0x0380
#define regPCTL_CTRL_BASE_IDX                                                                           1
#define regPCTL_MMHUB_DEEPSLEEP_IB                                                                      0x0381
#define regPCTL_MMHUB_DEEPSLEEP_IB_BASE_IDX                                                             1
#define regPCTL_MMHUB_DEEPSLEEP_OVERRIDE                                                                0x0382
#define regPCTL_MMHUB_DEEPSLEEP_OVERRIDE_BASE_IDX                                                       1
#define regPCTL_MMHUB_DEEPSLEEP_OVERRIDE_IB                                                             0x0383
#define regPCTL_MMHUB_DEEPSLEEP_OVERRIDE_IB_BASE_IDX                                                    1
#define regPCTL_PG_IGNORE_DEEPSLEEP                                                                     0x0384
#define regPCTL_PG_IGNORE_DEEPSLEEP_BASE_IDX                                                            1
#define regPCTL_PG_IGNORE_DEEPSLEEP_IB                                                                  0x0385
#define regPCTL_PG_IGNORE_DEEPSLEEP_IB_BASE_IDX                                                         1
#define regPCTL_SLICE0_CFG_DAGB_WRBUSY                                                                  0x0386
#define regPCTL_SLICE0_CFG_DAGB_WRBUSY_BASE_IDX                                                         1
#define regPCTL_SLICE0_CFG_DAGB_RDBUSY                                                                  0x0387
#define regPCTL_SLICE0_CFG_DAGB_RDBUSY_BASE_IDX                                                         1
#define regPCTL_SLICE0_CFG_DS_ALLOW                                                                     0x0388
#define regPCTL_SLICE0_CFG_DS_ALLOW_BASE_IDX                                                            1
#define regPCTL_SLICE0_CFG_DS_ALLOW_IB                                                                  0x0389
#define regPCTL_SLICE0_CFG_DS_ALLOW_IB_BASE_IDX                                                         1
#define regPCTL_SLICE1_CFG_DAGB_WRBUSY                                                                  0x038a
#define regPCTL_SLICE1_CFG_DAGB_WRBUSY_BASE_IDX                                                         1
#define regPCTL_SLICE1_CFG_DAGB_RDBUSY                                                                  0x038b
#define regPCTL_SLICE1_CFG_DAGB_RDBUSY_BASE_IDX                                                         1
#define regPCTL_SLICE1_CFG_DS_ALLOW                                                                     0x038c
#define regPCTL_SLICE1_CFG_DS_ALLOW_BASE_IDX                                                            1
#define regPCTL_SLICE1_CFG_DS_ALLOW_IB                                                                  0x038d
#define regPCTL_SLICE1_CFG_DS_ALLOW_IB_BASE_IDX                                                         1
#define regPCTL_UTCL2_MISC                                                                              0x038e
#define regPCTL_UTCL2_MISC_BASE_IDX                                                                     1
#define regPCTL_SLICE0_MISC                                                                             0x038f
#define regPCTL_SLICE0_MISC_BASE_IDX                                                                    1
#define regPCTL_SLICE1_MISC                                                                             0x0390
#define regPCTL_SLICE1_MISC_BASE_IDX                                                                    1
#define regPCTL_RENG_CTRL                                                                               0x0391
#define regPCTL_RENG_CTRL_BASE_IDX                                                                      1
#define regPCTL_UTCL2_RENG_EXECUTE                                                                      0x0392
#define regPCTL_UTCL2_RENG_EXECUTE_BASE_IDX                                                             1
#define regPCTL_SLICE0_RENG_EXECUTE                                                                     0x0393
#define regPCTL_SLICE0_RENG_EXECUTE_BASE_IDX                                                            1
#define regPCTL_SLICE1_RENG_EXECUTE                                                                     0x0394
#define regPCTL_SLICE1_RENG_EXECUTE_BASE_IDX                                                            1
#define regPCTL_UTCL2_RENG_RAM_INDEX                                                                    0x0395
#define regPCTL_UTCL2_RENG_RAM_INDEX_BASE_IDX                                                           1
#define regPCTL_UTCL2_RENG_RAM_DATA                                                                     0x0396
#define regPCTL_UTCL2_RENG_RAM_DATA_BASE_IDX                                                            1
#define regPCTL_SLICE0_RENG_RAM_INDEX                                                                   0x0397
#define regPCTL_SLICE0_RENG_RAM_INDEX_BASE_IDX                                                          1
#define regPCTL_SLICE0_RENG_RAM_DATA                                                                    0x0398
#define regPCTL_SLICE0_RENG_RAM_DATA_BASE_IDX                                                           1
#define regPCTL_SLICE1_RENG_RAM_INDEX                                                                   0x0399
#define regPCTL_SLICE1_RENG_RAM_INDEX_BASE_IDX                                                          1
#define regPCTL_SLICE1_RENG_RAM_DATA                                                                    0x039a
#define regPCTL_SLICE1_RENG_RAM_DATA_BASE_IDX                                                           1
#define regPCTL_UTCL2_STCTRL_REGISTER_SAVE_RANGE0                                                       0x039b
#define regPCTL_UTCL2_STCTRL_REGISTER_SAVE_RANGE0_BASE_IDX                                              1
#define regPCTL_UTCL2_STCTRL_REGISTER_SAVE_RANGE1                                                       0x039c
#define regPCTL_UTCL2_STCTRL_REGISTER_SAVE_RANGE1_BASE_IDX                                              1
#define regPCTL_UTCL2_STCTRL_REGISTER_SAVE_RANGE2                                                       0x039d
#define regPCTL_UTCL2_STCTRL_REGISTER_SAVE_RANGE2_BASE_IDX                                              1
#define regPCTL_UTCL2_STCTRL_REGISTER_SAVE_RANGE3                                                       0x039e
#define regPCTL_UTCL2_STCTRL_REGISTER_SAVE_RANGE3_BASE_IDX                                              1
#define regPCTL_UTCL2_STCTRL_REGISTER_SAVE_RANGE4                                                       0x039f
#define regPCTL_UTCL2_STCTRL_REGISTER_SAVE_RANGE4_BASE_IDX                                              1
#define regPCTL_UTCL2_STCTRL_REGISTER_SAVE_EXCL_SET0                                                    0x03a0
#define regPCTL_UTCL2_STCTRL_REGISTER_SAVE_EXCL_SET0_BASE_IDX                                           1
#define regPCTL_UTCL2_STCTRL_REGISTER_SAVE_EXCL_SET1                                                    0x03a1
#define regPCTL_UTCL2_STCTRL_REGISTER_SAVE_EXCL_SET1_BASE_IDX                                           1
#define regPCTL_SLICE0_STCTRL_REGISTER_SAVE_RANGE0                                                      0x03a2
#define regPCTL_SLICE0_STCTRL_REGISTER_SAVE_RANGE0_BASE_IDX                                             1
#define regPCTL_SLICE0_STCTRL_REGISTER_SAVE_RANGE1                                                      0x03a3
#define regPCTL_SLICE0_STCTRL_REGISTER_SAVE_RANGE1_BASE_IDX                                             1
#define regPCTL_SLICE0_STCTRL_REGISTER_SAVE_RANGE2                                                      0x03a4
#define regPCTL_SLICE0_STCTRL_REGISTER_SAVE_RANGE2_BASE_IDX                                             1
#define regPCTL_SLICE0_STCTRL_REGISTER_SAVE_RANGE3                                                      0x03a5
#define regPCTL_SLICE0_STCTRL_REGISTER_SAVE_RANGE3_BASE_IDX                                             1
#define regPCTL_SLICE0_STCTRL_REGISTER_SAVE_RANGE4                                                      0x03a6
#define regPCTL_SLICE0_STCTRL_REGISTER_SAVE_RANGE4_BASE_IDX                                             1
#define regPCTL_SLICE0_STCTRL_REGISTER_SAVE_EXCL_SET0                                                   0x03a7
#define regPCTL_SLICE0_STCTRL_REGISTER_SAVE_EXCL_SET0_BASE_IDX                                          1
#define regPCTL_SLICE0_STCTRL_REGISTER_SAVE_EXCL_SET1                                                   0x03a8
#define regPCTL_SLICE0_STCTRL_REGISTER_SAVE_EXCL_SET1_BASE_IDX                                          1
#define regPCTL_SLICE1_STCTRL_REGISTER_SAVE_RANGE0                                                      0x03a9
#define regPCTL_SLICE1_STCTRL_REGISTER_SAVE_RANGE0_BASE_IDX                                             1
#define regPCTL_SLICE1_STCTRL_REGISTER_SAVE_RANGE1                                                      0x03aa
#define regPCTL_SLICE1_STCTRL_REGISTER_SAVE_RANGE1_BASE_IDX                                             1
#define regPCTL_SLICE1_STCTRL_REGISTER_SAVE_RANGE2                                                      0x03ab
#define regPCTL_SLICE1_STCTRL_REGISTER_SAVE_RANGE2_BASE_IDX                                             1
#define regPCTL_SLICE1_STCTRL_REGISTER_SAVE_RANGE3                                                      0x03ac
#define regPCTL_SLICE1_STCTRL_REGISTER_SAVE_RANGE3_BASE_IDX                                             1
#define regPCTL_SLICE1_STCTRL_REGISTER_SAVE_RANGE4                                                      0x03ad
#define regPCTL_SLICE1_STCTRL_REGISTER_SAVE_RANGE4_BASE_IDX                                             1
#define regPCTL_SLICE1_STCTRL_REGISTER_SAVE_EXCL_SET0                                                   0x03ae
#define regPCTL_SLICE1_STCTRL_REGISTER_SAVE_EXCL_SET0_BASE_IDX                                          1
#define regPCTL_SLICE1_STCTRL_REGISTER_SAVE_EXCL_SET1                                                   0x03af
#define regPCTL_SLICE1_STCTRL_REGISTER_SAVE_EXCL_SET1_BASE_IDX                                          1
#define regPCTL_STATUS                                                                                  0x03b0
#define regPCTL_STATUS_BASE_IDX                                                                         1
#define regPCTL_PERFCOUNTER_LO                                                                          0x03b1
#define regPCTL_PERFCOUNTER_LO_BASE_IDX                                                                 1
#define regPCTL_PERFCOUNTER_HI                                                                          0x03b2
#define regPCTL_PERFCOUNTER_HI_BASE_IDX                                                                 1
#define regPCTL_PERFCOUNTER0_CFG                                                                        0x03b3
#define regPCTL_PERFCOUNTER0_CFG_BASE_IDX                                                               1
#define regPCTL_PERFCOUNTER1_CFG                                                                        0x03b4
#define regPCTL_PERFCOUNTER1_CFG_BASE_IDX                                                               1
#define regPCTL_PERFCOUNTER_RSLT_CNTL                                                                   0x03b5
#define regPCTL_PERFCOUNTER_RSLT_CNTL_BASE_IDX                                                          1
#define regPCTL_RESERVED_0                                                                              0x03b6
#define regPCTL_RESERVED_0_BASE_IDX                                                                     1
#define regPCTL_RESERVED_1                                                                              0x03b7
#define regPCTL_RESERVED_1_BASE_IDX                                                                     1
#define regPCTL_RESERVED_2                                                                              0x03b8
#define regPCTL_RESERVED_2_BASE_IDX                                                                     1
#define regPCTL_RESERVED_3                                                                              0x03b9
#define regPCTL_RESERVED_3_BASE_IDX                                                                     1


// addressBlock: mmhub_l1tlb_mmutcl1pfdec
// base address: 0x69600
#define regMMMC_VM_MX_L1_TLB0_STATUS                                                                    0x0588
#define regMMMC_VM_MX_L1_TLB0_STATUS_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLB1_STATUS                                                                    0x0589
#define regMMMC_VM_MX_L1_TLB1_STATUS_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLB2_STATUS                                                                    0x058a
#define regMMMC_VM_MX_L1_TLB2_STATUS_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLB3_STATUS                                                                    0x058b
#define regMMMC_VM_MX_L1_TLB3_STATUS_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLB4_STATUS                                                                    0x058c
#define regMMMC_VM_MX_L1_TLB4_STATUS_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLB5_STATUS                                                                    0x058d
#define regMMMC_VM_MX_L1_TLB5_STATUS_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLB6_STATUS                                                                    0x058e
#define regMMMC_VM_MX_L1_TLB6_STATUS_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLB7_STATUS                                                                    0x058f
#define regMMMC_VM_MX_L1_TLB7_STATUS_BASE_IDX                                                           1


// addressBlock: mmhub_l1tlb_mmutcl1pldec
// base address: 0x69670
#define regMMMC_VM_MX_L1_PERFCOUNTER0_CFG                                                               0x059c
#define regMMMC_VM_MX_L1_PERFCOUNTER0_CFG_BASE_IDX                                                      1
#define regMMMC_VM_MX_L1_PERFCOUNTER1_CFG                                                               0x059d
#define regMMMC_VM_MX_L1_PERFCOUNTER1_CFG_BASE_IDX                                                      1
#define regMMMC_VM_MX_L1_PERFCOUNTER2_CFG                                                               0x059e
#define regMMMC_VM_MX_L1_PERFCOUNTER2_CFG_BASE_IDX                                                      1
#define regMMMC_VM_MX_L1_PERFCOUNTER3_CFG                                                               0x059f
#define regMMMC_VM_MX_L1_PERFCOUNTER3_CFG_BASE_IDX                                                      1
#define regMMMC_VM_MX_L1_PERFCOUNTER_RSLT_CNTL                                                          0x05a0
#define regMMMC_VM_MX_L1_PERFCOUNTER_RSLT_CNTL_BASE_IDX                                                 1


// addressBlock: mmhub_l1tlb_mmutcl1prdec
// base address: 0x69690
#define regMMMC_VM_MX_L1_PERFCOUNTER_LO                                                                 0x05a4
#define regMMMC_VM_MX_L1_PERFCOUNTER_LO_BASE_IDX                                                        1
#define regMMMC_VM_MX_L1_PERFCOUNTER_HI                                                                 0x05a5
#define regMMMC_VM_MX_L1_PERFCOUNTER_HI_BASE_IDX                                                        1


// addressBlock: mmhub_l1tlb_mmvmtlspfdec
// base address: 0x696c0
#define regMMMC_VM_MX_L1_TLS0_CNTL                                                                      0x05b0
#define regMMMC_VM_MX_L1_TLS0_CNTL_BASE_IDX                                                             1
#define regMMMC_VM_MX_L1_TLS0_CNTL0                                                                     0x05b1
#define regMMMC_VM_MX_L1_TLS0_CNTL0_BASE_IDX                                                            1
#define regMMMC_VM_MX_L1_TLS0_CNTL1                                                                     0x05b2
#define regMMMC_VM_MX_L1_TLS0_CNTL1_BASE_IDX                                                            1
#define regMMMC_VM_MX_L1_TLS0_CNTL2                                                                     0x05b3
#define regMMMC_VM_MX_L1_TLS0_CNTL2_BASE_IDX                                                            1
#define regMMMC_VM_MX_L1_TLS0_CNTL3                                                                     0x05b4
#define regMMMC_VM_MX_L1_TLS0_CNTL3_BASE_IDX                                                            1
#define regMMMC_VM_MX_L1_TLS0_CNTL4                                                                     0x05b5
#define regMMMC_VM_MX_L1_TLS0_CNTL4_BASE_IDX                                                            1
#define regMMMC_VM_MX_L1_TLS0_CNTL5                                                                     0x05b6
#define regMMMC_VM_MX_L1_TLS0_CNTL5_BASE_IDX                                                            1
#define regMMMC_VM_MX_L1_TLS0_CNTL6                                                                     0x05b7
#define regMMMC_VM_MX_L1_TLS0_CNTL6_BASE_IDX                                                            1
#define regMMMC_VM_MX_L1_TLS0_CNTL7                                                                     0x05b8
#define regMMMC_VM_MX_L1_TLS0_CNTL7_BASE_IDX                                                            1
#define regMMMC_VM_MX_L1_TLS0_CNTL8                                                                     0x05b9
#define regMMMC_VM_MX_L1_TLS0_CNTL8_BASE_IDX                                                            1
#define regMMMC_VM_MX_L1_TLS0_CNTL9                                                                     0x05ba
#define regMMMC_VM_MX_L1_TLS0_CNTL9_BASE_IDX                                                            1
#define regMMMC_VM_MX_L1_TLS0_CNTL10                                                                    0x05bb
#define regMMMC_VM_MX_L1_TLS0_CNTL10_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL11                                                                    0x05bc
#define regMMMC_VM_MX_L1_TLS0_CNTL11_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL12                                                                    0x05bd
#define regMMMC_VM_MX_L1_TLS0_CNTL12_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL13                                                                    0x05be
#define regMMMC_VM_MX_L1_TLS0_CNTL13_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL14                                                                    0x05bf
#define regMMMC_VM_MX_L1_TLS0_CNTL14_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL15                                                                    0x05c0
#define regMMMC_VM_MX_L1_TLS0_CNTL15_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL16                                                                    0x05c1
#define regMMMC_VM_MX_L1_TLS0_CNTL16_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL17                                                                    0x05c2
#define regMMMC_VM_MX_L1_TLS0_CNTL17_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL18                                                                    0x05c3
#define regMMMC_VM_MX_L1_TLS0_CNTL18_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL19                                                                    0x05c4
#define regMMMC_VM_MX_L1_TLS0_CNTL19_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL20                                                                    0x05c5
#define regMMMC_VM_MX_L1_TLS0_CNTL20_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL21                                                                    0x05c6
#define regMMMC_VM_MX_L1_TLS0_CNTL21_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL22                                                                    0x05c7
#define regMMMC_VM_MX_L1_TLS0_CNTL22_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL23                                                                    0x05c8
#define regMMMC_VM_MX_L1_TLS0_CNTL23_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL24                                                                    0x05c9
#define regMMMC_VM_MX_L1_TLS0_CNTL24_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL25                                                                    0x05ca
#define regMMMC_VM_MX_L1_TLS0_CNTL25_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL26                                                                    0x05cb
#define regMMMC_VM_MX_L1_TLS0_CNTL26_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL27                                                                    0x05cc
#define regMMMC_VM_MX_L1_TLS0_CNTL27_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL28                                                                    0x05cd
#define regMMMC_VM_MX_L1_TLS0_CNTL28_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL29                                                                    0x05ce
#define regMMMC_VM_MX_L1_TLS0_CNTL29_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL30                                                                    0x05cf
#define regMMMC_VM_MX_L1_TLS0_CNTL30_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL31                                                                    0x05d0
#define regMMMC_VM_MX_L1_TLS0_CNTL31_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL32                                                                    0x05d1
#define regMMMC_VM_MX_L1_TLS0_CNTL32_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL33                                                                    0x05d2
#define regMMMC_VM_MX_L1_TLS0_CNTL33_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL34                                                                    0x05d3
#define regMMMC_VM_MX_L1_TLS0_CNTL34_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL35                                                                    0x05d4
#define regMMMC_VM_MX_L1_TLS0_CNTL35_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL36                                                                    0x05d5
#define regMMMC_VM_MX_L1_TLS0_CNTL36_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_CNTL37                                                                    0x05d6
#define regMMMC_VM_MX_L1_TLS0_CNTL37_BASE_IDX                                                           1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR0_LO32                                                          0x05d7
#define regMMMC_VM_MX_L1_TLS0_START_ADDR0_LO32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR0_HI32                                                          0x05d8
#define regMMMC_VM_MX_L1_TLS0_START_ADDR0_HI32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR1_LO32                                                          0x05d9
#define regMMMC_VM_MX_L1_TLS0_START_ADDR1_LO32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR1_HI32                                                          0x05da
#define regMMMC_VM_MX_L1_TLS0_START_ADDR1_HI32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR2_LO32                                                          0x05db
#define regMMMC_VM_MX_L1_TLS0_START_ADDR2_LO32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR2_HI32                                                          0x05dc
#define regMMMC_VM_MX_L1_TLS0_START_ADDR2_HI32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR3_LO32                                                          0x05dd
#define regMMMC_VM_MX_L1_TLS0_START_ADDR3_LO32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR3_HI32                                                          0x05de
#define regMMMC_VM_MX_L1_TLS0_START_ADDR3_HI32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR4_LO32                                                          0x05df
#define regMMMC_VM_MX_L1_TLS0_START_ADDR4_LO32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR4_HI32                                                          0x05e0
#define regMMMC_VM_MX_L1_TLS0_START_ADDR4_HI32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR5_LO32                                                          0x05e1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR5_LO32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR5_HI32                                                          0x05e2
#define regMMMC_VM_MX_L1_TLS0_START_ADDR5_HI32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR6_LO32                                                          0x05e3
#define regMMMC_VM_MX_L1_TLS0_START_ADDR6_LO32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR6_HI32                                                          0x05e4
#define regMMMC_VM_MX_L1_TLS0_START_ADDR6_HI32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR7_LO32                                                          0x05e5
#define regMMMC_VM_MX_L1_TLS0_START_ADDR7_LO32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR7_HI32                                                          0x05e6
#define regMMMC_VM_MX_L1_TLS0_START_ADDR7_HI32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR8_LO32                                                          0x05e7
#define regMMMC_VM_MX_L1_TLS0_START_ADDR8_LO32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR8_HI32                                                          0x05e8
#define regMMMC_VM_MX_L1_TLS0_START_ADDR8_HI32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR9_LO32                                                          0x05e9
#define regMMMC_VM_MX_L1_TLS0_START_ADDR9_LO32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR9_HI32                                                          0x05ea
#define regMMMC_VM_MX_L1_TLS0_START_ADDR9_HI32_BASE_IDX                                                 1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR10_LO32                                                         0x05eb
#define regMMMC_VM_MX_L1_TLS0_START_ADDR10_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR10_HI32                                                         0x05ec
#define regMMMC_VM_MX_L1_TLS0_START_ADDR10_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR11_LO32                                                         0x05ed
#define regMMMC_VM_MX_L1_TLS0_START_ADDR11_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR11_HI32                                                         0x05ee
#define regMMMC_VM_MX_L1_TLS0_START_ADDR11_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR12_LO32                                                         0x05ef
#define regMMMC_VM_MX_L1_TLS0_START_ADDR12_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR12_HI32                                                         0x05f0
#define regMMMC_VM_MX_L1_TLS0_START_ADDR12_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR13_LO32                                                         0x05f1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR13_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR13_HI32                                                         0x05f2
#define regMMMC_VM_MX_L1_TLS0_START_ADDR13_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR14_LO32                                                         0x05f3
#define regMMMC_VM_MX_L1_TLS0_START_ADDR14_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR14_HI32                                                         0x05f4
#define regMMMC_VM_MX_L1_TLS0_START_ADDR14_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR15_LO32                                                         0x05f5
#define regMMMC_VM_MX_L1_TLS0_START_ADDR15_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR15_HI32                                                         0x05f6
#define regMMMC_VM_MX_L1_TLS0_START_ADDR15_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR16_LO32                                                         0x05f7
#define regMMMC_VM_MX_L1_TLS0_START_ADDR16_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR16_HI32                                                         0x05f8
#define regMMMC_VM_MX_L1_TLS0_START_ADDR16_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR17_LO32                                                         0x05f9
#define regMMMC_VM_MX_L1_TLS0_START_ADDR17_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR17_HI32                                                         0x05fa
#define regMMMC_VM_MX_L1_TLS0_START_ADDR17_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR18_LO32                                                         0x05fb
#define regMMMC_VM_MX_L1_TLS0_START_ADDR18_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR18_HI32                                                         0x05fc
#define regMMMC_VM_MX_L1_TLS0_START_ADDR18_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR19_LO32                                                         0x05fd
#define regMMMC_VM_MX_L1_TLS0_START_ADDR19_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR19_HI32                                                         0x05fe
#define regMMMC_VM_MX_L1_TLS0_START_ADDR19_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR20_LO32                                                         0x05ff
#define regMMMC_VM_MX_L1_TLS0_START_ADDR20_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR20_HI32                                                         0x0600
#define regMMMC_VM_MX_L1_TLS0_START_ADDR20_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR21_LO32                                                         0x0601
#define regMMMC_VM_MX_L1_TLS0_START_ADDR21_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR21_HI32                                                         0x0602
#define regMMMC_VM_MX_L1_TLS0_START_ADDR21_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR22_LO32                                                         0x0603
#define regMMMC_VM_MX_L1_TLS0_START_ADDR22_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR22_HI32                                                         0x0604
#define regMMMC_VM_MX_L1_TLS0_START_ADDR22_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR23_LO32                                                         0x0605
#define regMMMC_VM_MX_L1_TLS0_START_ADDR23_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR23_HI32                                                         0x0606
#define regMMMC_VM_MX_L1_TLS0_START_ADDR23_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR24_LO32                                                         0x0607
#define regMMMC_VM_MX_L1_TLS0_START_ADDR24_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR24_HI32                                                         0x0608
#define regMMMC_VM_MX_L1_TLS0_START_ADDR24_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR25_LO32                                                         0x0609
#define regMMMC_VM_MX_L1_TLS0_START_ADDR25_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR25_HI32                                                         0x060a
#define regMMMC_VM_MX_L1_TLS0_START_ADDR25_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR26_LO32                                                         0x060b
#define regMMMC_VM_MX_L1_TLS0_START_ADDR26_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR26_HI32                                                         0x060c
#define regMMMC_VM_MX_L1_TLS0_START_ADDR26_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR27_LO32                                                         0x060d
#define regMMMC_VM_MX_L1_TLS0_START_ADDR27_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR27_HI32                                                         0x060e
#define regMMMC_VM_MX_L1_TLS0_START_ADDR27_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR28_LO32                                                         0x060f
#define regMMMC_VM_MX_L1_TLS0_START_ADDR28_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR28_HI32                                                         0x0610
#define regMMMC_VM_MX_L1_TLS0_START_ADDR28_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR29_LO32                                                         0x0611
#define regMMMC_VM_MX_L1_TLS0_START_ADDR29_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR29_HI32                                                         0x0612
#define regMMMC_VM_MX_L1_TLS0_START_ADDR29_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR30_LO32                                                         0x0613
#define regMMMC_VM_MX_L1_TLS0_START_ADDR30_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR30_HI32                                                         0x0614
#define regMMMC_VM_MX_L1_TLS0_START_ADDR30_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR31_LO32                                                         0x0615
#define regMMMC_VM_MX_L1_TLS0_START_ADDR31_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR31_HI32                                                         0x0616
#define regMMMC_VM_MX_L1_TLS0_START_ADDR31_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR32_LO32                                                         0x0617
#define regMMMC_VM_MX_L1_TLS0_START_ADDR32_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR32_HI32                                                         0x0618
#define regMMMC_VM_MX_L1_TLS0_START_ADDR32_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR33_LO32                                                         0x0619
#define regMMMC_VM_MX_L1_TLS0_START_ADDR33_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR33_HI32                                                         0x061a
#define regMMMC_VM_MX_L1_TLS0_START_ADDR33_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR34_LO32                                                         0x061b
#define regMMMC_VM_MX_L1_TLS0_START_ADDR34_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR34_HI32                                                         0x061c
#define regMMMC_VM_MX_L1_TLS0_START_ADDR34_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR35_LO32                                                         0x061d
#define regMMMC_VM_MX_L1_TLS0_START_ADDR35_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR35_HI32                                                         0x061e
#define regMMMC_VM_MX_L1_TLS0_START_ADDR35_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR36_LO32                                                         0x061f
#define regMMMC_VM_MX_L1_TLS0_START_ADDR36_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR36_HI32                                                         0x0620
#define regMMMC_VM_MX_L1_TLS0_START_ADDR36_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR37_LO32                                                         0x0621
#define regMMMC_VM_MX_L1_TLS0_START_ADDR37_LO32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_START_ADDR37_HI32                                                         0x0622
#define regMMMC_VM_MX_L1_TLS0_START_ADDR37_HI32_BASE_IDX                                                1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR0_LO32                                                            0x0623
#define regMMMC_VM_MX_L1_TLS0_END_ADDR0_LO32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR0_HI32                                                            0x0624
#define regMMMC_VM_MX_L1_TLS0_END_ADDR0_HI32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR1_LO32                                                            0x0625
#define regMMMC_VM_MX_L1_TLS0_END_ADDR1_LO32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR1_HI32                                                            0x0626
#define regMMMC_VM_MX_L1_TLS0_END_ADDR1_HI32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR2_LO32                                                            0x0627
#define regMMMC_VM_MX_L1_TLS0_END_ADDR2_LO32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR2_HI32                                                            0x0628
#define regMMMC_VM_MX_L1_TLS0_END_ADDR2_HI32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR3_LO32                                                            0x0629
#define regMMMC_VM_MX_L1_TLS0_END_ADDR3_LO32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR3_HI32                                                            0x062a
#define regMMMC_VM_MX_L1_TLS0_END_ADDR3_HI32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR4_LO32                                                            0x062b
#define regMMMC_VM_MX_L1_TLS0_END_ADDR4_LO32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR4_HI32                                                            0x062c
#define regMMMC_VM_MX_L1_TLS0_END_ADDR4_HI32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR5_LO32                                                            0x062d
#define regMMMC_VM_MX_L1_TLS0_END_ADDR5_LO32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR5_HI32                                                            0x062e
#define regMMMC_VM_MX_L1_TLS0_END_ADDR5_HI32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR6_LO32                                                            0x062f
#define regMMMC_VM_MX_L1_TLS0_END_ADDR6_LO32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR6_HI32                                                            0x0630
#define regMMMC_VM_MX_L1_TLS0_END_ADDR6_HI32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR7_LO32                                                            0x0631
#define regMMMC_VM_MX_L1_TLS0_END_ADDR7_LO32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR7_HI32                                                            0x0632
#define regMMMC_VM_MX_L1_TLS0_END_ADDR7_HI32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR8_LO32                                                            0x0633
#define regMMMC_VM_MX_L1_TLS0_END_ADDR8_LO32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR8_HI32                                                            0x0634
#define regMMMC_VM_MX_L1_TLS0_END_ADDR8_HI32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR9_LO32                                                            0x0635
#define regMMMC_VM_MX_L1_TLS0_END_ADDR9_LO32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR9_HI32                                                            0x0636
#define regMMMC_VM_MX_L1_TLS0_END_ADDR9_HI32_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR10_LO32                                                           0x0637
#define regMMMC_VM_MX_L1_TLS0_END_ADDR10_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR10_HI32                                                           0x0638
#define regMMMC_VM_MX_L1_TLS0_END_ADDR10_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR11_LO32                                                           0x0639
#define regMMMC_VM_MX_L1_TLS0_END_ADDR11_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR11_HI32                                                           0x063a
#define regMMMC_VM_MX_L1_TLS0_END_ADDR11_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR12_LO32                                                           0x063b
#define regMMMC_VM_MX_L1_TLS0_END_ADDR12_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR12_HI32                                                           0x063c
#define regMMMC_VM_MX_L1_TLS0_END_ADDR12_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR13_LO32                                                           0x063d
#define regMMMC_VM_MX_L1_TLS0_END_ADDR13_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR13_HI32                                                           0x063e
#define regMMMC_VM_MX_L1_TLS0_END_ADDR13_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR14_LO32                                                           0x063f
#define regMMMC_VM_MX_L1_TLS0_END_ADDR14_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR14_HI32                                                           0x0640
#define regMMMC_VM_MX_L1_TLS0_END_ADDR14_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR15_LO32                                                           0x0641
#define regMMMC_VM_MX_L1_TLS0_END_ADDR15_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR15_HI32                                                           0x0642
#define regMMMC_VM_MX_L1_TLS0_END_ADDR15_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR16_LO32                                                           0x0643
#define regMMMC_VM_MX_L1_TLS0_END_ADDR16_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR16_HI32                                                           0x0644
#define regMMMC_VM_MX_L1_TLS0_END_ADDR16_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR17_LO32                                                           0x0645
#define regMMMC_VM_MX_L1_TLS0_END_ADDR17_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR17_HI32                                                           0x0646
#define regMMMC_VM_MX_L1_TLS0_END_ADDR17_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR18_LO32                                                           0x0647
#define regMMMC_VM_MX_L1_TLS0_END_ADDR18_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR18_HI32                                                           0x0648
#define regMMMC_VM_MX_L1_TLS0_END_ADDR18_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR19_LO32                                                           0x0649
#define regMMMC_VM_MX_L1_TLS0_END_ADDR19_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR19_HI32                                                           0x064a
#define regMMMC_VM_MX_L1_TLS0_END_ADDR19_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR20_LO32                                                           0x064b
#define regMMMC_VM_MX_L1_TLS0_END_ADDR20_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR20_HI32                                                           0x064c
#define regMMMC_VM_MX_L1_TLS0_END_ADDR20_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR21_LO32                                                           0x064d
#define regMMMC_VM_MX_L1_TLS0_END_ADDR21_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR21_HI32                                                           0x064e
#define regMMMC_VM_MX_L1_TLS0_END_ADDR21_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR22_LO32                                                           0x064f
#define regMMMC_VM_MX_L1_TLS0_END_ADDR22_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR22_HI32                                                           0x0650
#define regMMMC_VM_MX_L1_TLS0_END_ADDR22_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR23_LO32                                                           0x0651
#define regMMMC_VM_MX_L1_TLS0_END_ADDR23_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR23_HI32                                                           0x0652
#define regMMMC_VM_MX_L1_TLS0_END_ADDR23_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR24_LO32                                                           0x0653
#define regMMMC_VM_MX_L1_TLS0_END_ADDR24_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR24_HI32                                                           0x0654
#define regMMMC_VM_MX_L1_TLS0_END_ADDR24_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR25_LO32                                                           0x0655
#define regMMMC_VM_MX_L1_TLS0_END_ADDR25_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR25_HI32                                                           0x0656
#define regMMMC_VM_MX_L1_TLS0_END_ADDR25_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR26_LO32                                                           0x0657
#define regMMMC_VM_MX_L1_TLS0_END_ADDR26_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR26_HI32                                                           0x0658
#define regMMMC_VM_MX_L1_TLS0_END_ADDR26_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR27_LO32                                                           0x0659
#define regMMMC_VM_MX_L1_TLS0_END_ADDR27_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR27_HI32                                                           0x065a
#define regMMMC_VM_MX_L1_TLS0_END_ADDR27_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR28_LO32                                                           0x065b
#define regMMMC_VM_MX_L1_TLS0_END_ADDR28_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR28_HI32                                                           0x065c
#define regMMMC_VM_MX_L1_TLS0_END_ADDR28_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR29_LO32                                                           0x065d
#define regMMMC_VM_MX_L1_TLS0_END_ADDR29_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR29_HI32                                                           0x065e
#define regMMMC_VM_MX_L1_TLS0_END_ADDR29_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR30_LO32                                                           0x065f
#define regMMMC_VM_MX_L1_TLS0_END_ADDR30_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR30_HI32                                                           0x0660
#define regMMMC_VM_MX_L1_TLS0_END_ADDR30_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR31_LO32                                                           0x0661
#define regMMMC_VM_MX_L1_TLS0_END_ADDR31_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR31_HI32                                                           0x0662
#define regMMMC_VM_MX_L1_TLS0_END_ADDR31_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR32_LO32                                                           0x0663
#define regMMMC_VM_MX_L1_TLS0_END_ADDR32_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR32_HI32                                                           0x0664
#define regMMMC_VM_MX_L1_TLS0_END_ADDR32_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR33_LO32                                                           0x0665
#define regMMMC_VM_MX_L1_TLS0_END_ADDR33_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR33_HI32                                                           0x0666
#define regMMMC_VM_MX_L1_TLS0_END_ADDR33_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR34_LO32                                                           0x0667
#define regMMMC_VM_MX_L1_TLS0_END_ADDR34_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR34_HI32                                                           0x0668
#define regMMMC_VM_MX_L1_TLS0_END_ADDR34_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR35_LO32                                                           0x0669
#define regMMMC_VM_MX_L1_TLS0_END_ADDR35_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR35_HI32                                                           0x066a
#define regMMMC_VM_MX_L1_TLS0_END_ADDR35_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR36_LO32                                                           0x066b
#define regMMMC_VM_MX_L1_TLS0_END_ADDR36_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR36_HI32                                                           0x066c
#define regMMMC_VM_MX_L1_TLS0_END_ADDR36_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR37_LO32                                                           0x066d
#define regMMMC_VM_MX_L1_TLS0_END_ADDR37_LO32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_END_ADDR37_HI32                                                           0x066e
#define regMMMC_VM_MX_L1_TLS0_END_ADDR37_HI32_BASE_IDX                                                  1
#define regMMMC_VM_MX_L1_TLS0_INVALIDATE_STREAM_LO32                                                    0x066f
#define regMMMC_VM_MX_L1_TLS0_INVALIDATE_STREAM_LO32_BASE_IDX                                           1
#define regMMMC_VM_MX_L1_TLS0_INVALIDATE_STREAM_HI32                                                    0x0670
#define regMMMC_VM_MX_L1_TLS0_INVALIDATE_STREAM_HI32_BASE_IDX                                           1
#define regMMMC_VM_MX_L1_TLS0_INVALIDATE_REQUEST_PENDING_LO32                                           0x0671
#define regMMMC_VM_MX_L1_TLS0_INVALIDATE_REQUEST_PENDING_LO32_BASE_IDX                                  1
#define regMMMC_VM_MX_L1_TLS0_INVALIDATE_REQUEST_PENDING_HI32                                           0x0672
#define regMMMC_VM_MX_L1_TLS0_INVALIDATE_REQUEST_PENDING_HI32_BASE_IDX                                  1
#define regMMMC_VM_MX_L1_TLS0_PROTECTION_FAULT_STATUS                                                   0x0673
#define regMMMC_VM_MX_L1_TLS0_PROTECTION_FAULT_STATUS_BASE_IDX                                          1
#define regMMMC_VM_MX_L1_TLS0_PROTECTION_FAULT_ADDR_LO32                                                0x0674
#define regMMMC_VM_MX_L1_TLS0_PROTECTION_FAULT_ADDR_LO32_BASE_IDX                                       1
#define regMMMC_VM_MX_L1_TLS0_PROTECTION_FAULT_ADDR_HI32                                                0x0675
#define regMMMC_VM_MX_L1_TLS0_PROTECTION_FAULT_ADDR_HI32_BASE_IDX                                       1
#define regMMVM_L2_SAW_CNTL                                                                             0x0676
#define regMMVM_L2_SAW_CNTL_BASE_IDX                                                                    1
#define regMMVM_L2_SAW_CNTL2                                                                            0x0677
#define regMMVM_L2_SAW_CNTL2_BASE_IDX                                                                   1
#define regMMVM_L2_SAW_CNTL3                                                                            0x0678
#define regMMVM_L2_SAW_CNTL3_BASE_IDX                                                                   1
#define regMMVM_L2_SAW_CNTL4                                                                            0x0679
#define regMMVM_L2_SAW_CNTL4_BASE_IDX                                                                   1
#define regMMVM_L2_SAW_CONTEXT0_CNTL                                                                    0x067a
#define regMMVM_L2_SAW_CONTEXT0_CNTL_BASE_IDX                                                           1
#define regMMVM_L2_SAW_CONTEXT0_CNTL2                                                                   0x067b
#define regMMVM_L2_SAW_CONTEXT0_CNTL2_BASE_IDX                                                          1
#define regMMVM_L2_SAW_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32                                               0x067c
#define regMMVM_L2_SAW_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                      1
#define regMMVM_L2_SAW_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32                                               0x067d
#define regMMVM_L2_SAW_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                      1
#define regMMVM_L2_SAW_CONTEXT0_PAGE_TABLE_START_ADDR_LO32                                              0x067e
#define regMMVM_L2_SAW_CONTEXT0_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                     1
#define regMMVM_L2_SAW_CONTEXT0_PAGE_TABLE_START_ADDR_HI32                                              0x067f
#define regMMVM_L2_SAW_CONTEXT0_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                     1
#define regMMVM_L2_SAW_CONTEXT0_PAGE_TABLE_END_ADDR_LO32                                                0x0680
#define regMMVM_L2_SAW_CONTEXT0_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                       1
#define regMMVM_L2_SAW_CONTEXT0_PAGE_TABLE_END_ADDR_HI32                                                0x0681
#define regMMVM_L2_SAW_CONTEXT0_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                       1
#define regMMVM_L2_SAW_CONTEXTS_DISABLE                                                                 0x0682
#define regMMVM_L2_SAW_CONTEXTS_DISABLE_BASE_IDX                                                        1
#define regMMVM_L2_SAW_PIPES_BUSY_LO32                                                                  0x0683
#define regMMVM_L2_SAW_PIPES_BUSY_LO32_BASE_IDX                                                         1
#define regMMVM_L2_SAW_PIPES_BUSY_HI32                                                                  0x0684
#define regMMVM_L2_SAW_PIPES_BUSY_HI32_BASE_IDX                                                         1
#define regMMMC_VM_MX_L1_TLS0_IOMMU_FAULT_STATUS                                                        0x0685
#define regMMMC_VM_MX_L1_TLS0_IOMMU_FAULT_STATUS_BASE_IDX                                               1
#define regMMMC_VM_MX_L1_TLS0_IOMMU_FAULT_GVADDR_LO32                                                   0x0686
#define regMMMC_VM_MX_L1_TLS0_IOMMU_FAULT_GVADDR_LO32_BASE_IDX                                          1
#define regMMMC_VM_MX_L1_TLS0_IOMMU_FAULT_GVADDR_HI32                                                   0x0687
#define regMMMC_VM_MX_L1_TLS0_IOMMU_FAULT_GVADDR_HI32_BASE_IDX                                          1


// addressBlock: mmhub_mmutcl2_mmatcl2dec
// base address: 0x69b00
#define regMM_ATC_L2_CNTL                                                                               0x06c0
#define regMM_ATC_L2_CNTL_BASE_IDX                                                                      1
#define regMM_ATC_L2_CNTL2                                                                              0x06c1
#define regMM_ATC_L2_CNTL2_BASE_IDX                                                                     1
#define regMM_ATC_L2_CACHE_DATA0                                                                        0x06c4
#define regMM_ATC_L2_CACHE_DATA0_BASE_IDX                                                               1
#define regMM_ATC_L2_CACHE_DATA1                                                                        0x06c5
#define regMM_ATC_L2_CACHE_DATA1_BASE_IDX                                                               1
#define regMM_ATC_L2_CACHE_DATA2                                                                        0x06c6
#define regMM_ATC_L2_CACHE_DATA2_BASE_IDX                                                               1
#define regMM_ATC_L2_CNTL3                                                                              0x06c7
#define regMM_ATC_L2_CNTL3_BASE_IDX                                                                     1
#define regMM_ATC_L2_CNTL4                                                                              0x06c8
#define regMM_ATC_L2_CNTL4_BASE_IDX                                                                     1
#define regMM_ATC_L2_CNTL5                                                                              0x06c9
#define regMM_ATC_L2_CNTL5_BASE_IDX                                                                     1
#define regMM_ATC_L2_MM_GROUP_RT_CLASSES                                                                0x06ca
#define regMM_ATC_L2_MM_GROUP_RT_CLASSES_BASE_IDX                                                       1
#define regMM_ATC_L2_STATUS                                                                             0x06cb
#define regMM_ATC_L2_STATUS_BASE_IDX                                                                    1
#define regMM_ATC_L2_STATUS2                                                                            0x06cc
#define regMM_ATC_L2_STATUS2_BASE_IDX                                                                   1
#define regMM_ATC_L2_MISC_CG                                                                            0x06cd
#define regMM_ATC_L2_MISC_CG_BASE_IDX                                                                   1
#define regMM_ATC_L2_MEM_POWER_LS                                                                       0x06ce
#define regMM_ATC_L2_MEM_POWER_LS_BASE_IDX                                                              1
#define regMM_ATC_L2_CGTT_CLK_CTRL                                                                      0x06cf
#define regMM_ATC_L2_CGTT_CLK_CTRL_BASE_IDX                                                             1
#define regMM_ATC_L2_SDPPORT_CTRL                                                                       0x06d2
#define regMM_ATC_L2_SDPPORT_CTRL_BASE_IDX                                                              1


// addressBlock: mmhub_mmutcl2_mmvml2pfdec
// base address: 0x69c00
#define regMMVM_L2_CNTL                                                                                 0x0700
#define regMMVM_L2_CNTL_BASE_IDX                                                                        1
#define regMMVM_L2_CNTL2                                                                                0x0701
#define regMMVM_L2_CNTL2_BASE_IDX                                                                       1
#define regMMVM_L2_CNTL3                                                                                0x0702
#define regMMVM_L2_CNTL3_BASE_IDX                                                                       1
#define regMMVM_L2_STATUS                                                                               0x0703
#define regMMVM_L2_STATUS_BASE_IDX                                                                      1
#define regMMVM_DUMMY_PAGE_FAULT_CNTL                                                                   0x0704
#define regMMVM_DUMMY_PAGE_FAULT_CNTL_BASE_IDX                                                          1
#define regMMVM_DUMMY_PAGE_FAULT_ADDR_LO32                                                              0x0705
#define regMMVM_DUMMY_PAGE_FAULT_ADDR_LO32_BASE_IDX                                                     1
#define regMMVM_DUMMY_PAGE_FAULT_ADDR_HI32                                                              0x0706
#define regMMVM_DUMMY_PAGE_FAULT_ADDR_HI32_BASE_IDX                                                     1
#define regMMVM_INVALIDATE_CNTL                                                                         0x0707
#define regMMVM_INVALIDATE_CNTL_BASE_IDX                                                                1
#define regMMVM_L2_PROTECTION_FAULT_CNTL                                                                0x0708
#define regMMVM_L2_PROTECTION_FAULT_CNTL_BASE_IDX                                                       1
#define regMMVM_L2_PROTECTION_FAULT_CNTL2                                                               0x0709
#define regMMVM_L2_PROTECTION_FAULT_CNTL2_BASE_IDX                                                      1
#define regMMVM_L2_PROTECTION_FAULT_MM_CNTL3                                                            0x070a
#define regMMVM_L2_PROTECTION_FAULT_MM_CNTL3_BASE_IDX                                                   1
#define regMMVM_L2_PROTECTION_FAULT_MM_CNTL4                                                            0x070b
#define regMMVM_L2_PROTECTION_FAULT_MM_CNTL4_BASE_IDX                                                   1
#define regMMVM_L2_PROTECTION_FAULT_STATUS                                                              0x070c
#define regMMVM_L2_PROTECTION_FAULT_STATUS_BASE_IDX                                                     1
#define regMMVM_L2_PROTECTION_FAULT_ADDR_LO32                                                           0x070d
#define regMMVM_L2_PROTECTION_FAULT_ADDR_LO32_BASE_IDX                                                  1
#define regMMVM_L2_PROTECTION_FAULT_ADDR_HI32                                                           0x070e
#define regMMVM_L2_PROTECTION_FAULT_ADDR_HI32_BASE_IDX                                                  1
#define regMMVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32                                                   0x070f
#define regMMVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32_BASE_IDX                                          1
#define regMMVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32                                                   0x0710
#define regMMVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32_BASE_IDX                                          1
#define regMMVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32                                             0x0712
#define regMMVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32_BASE_IDX                                    1
#define regMMVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32                                             0x0713
#define regMMVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32_BASE_IDX                                    1
#define regMMVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32                                            0x0714
#define regMMVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32_BASE_IDX                                   1
#define regMMVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32                                            0x0715
#define regMMVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32_BASE_IDX                                   1
#define regMMVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32                                                0x0716
#define regMMVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32_BASE_IDX                                       1
#define regMMVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32                                                0x0717
#define regMMVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32_BASE_IDX                                       1
#define regMMVM_L2_CNTL4                                                                                0x0718
#define regMMVM_L2_CNTL4_BASE_IDX                                                                       1
#define regMMVM_L2_MM_GROUP_RT_CLASSES                                                                  0x0719
#define regMMVM_L2_MM_GROUP_RT_CLASSES_BASE_IDX                                                         1
#define regMMVM_L2_BANK_SELECT_RESERVED_CID                                                             0x071a
#define regMMVM_L2_BANK_SELECT_RESERVED_CID_BASE_IDX                                                    1
#define regMMVM_L2_BANK_SELECT_RESERVED_CID2                                                            0x071b
#define regMMVM_L2_BANK_SELECT_RESERVED_CID2_BASE_IDX                                                   1
#define regMMVM_L2_CACHE_PARITY_CNTL                                                                    0x071c
#define regMMVM_L2_CACHE_PARITY_CNTL_BASE_IDX                                                           1
#define regMMVM_L2_CGTT_CLK_CTRL                                                                        0x071d
#define regMMVM_L2_CGTT_CLK_CTRL_BASE_IDX                                                               1
#define regMMVM_L2_CNTL5                                                                                0x071e
#define regMMVM_L2_CNTL5_BASE_IDX                                                                       1
#define regMMVM_L2_GCR_CNTL                                                                             0x071f
#define regMMVM_L2_GCR_CNTL_BASE_IDX                                                                    1
#define regMMVM_L2_CGTT_BUSY_CTRL                                                                       0x0720
#define regMMVM_L2_CGTT_BUSY_CTRL_BASE_IDX                                                              1
#define regMMVM_L2_PTE_CACHE_DUMP_CNTL                                                                  0x0721
#define regMMVM_L2_PTE_CACHE_DUMP_CNTL_BASE_IDX                                                         1
#define regMMVM_L2_PTE_CACHE_DUMP_READ                                                                  0x0722
#define regMMVM_L2_PTE_CACHE_DUMP_READ_BASE_IDX                                                         1
#define regMMVM_L2_BANK_SELECT_MASKS                                                                    0x0725
#define regMMVM_L2_BANK_SELECT_MASKS_BASE_IDX                                                           1
#define regMMUTCL2_CREDIT_SAFETY_GROUP_RET_CDC                                                          0x0726
#define regMMUTCL2_CREDIT_SAFETY_GROUP_RET_CDC_BASE_IDX                                                 1
#define regMMUTCL2_CREDIT_SAFETY_GROUP_CLIENTS_INVREQ_CDC                                               0x0727
#define regMMUTCL2_CREDIT_SAFETY_GROUP_CLIENTS_INVREQ_CDC_BASE_IDX                                      1
#define regMMUTCL2_CREDIT_SAFETY_GROUP_CLIENTS_INVREQ_NOCDC                                             0x0728
#define regMMUTCL2_CREDIT_SAFETY_GROUP_CLIENTS_INVREQ_NOCDC_BASE_IDX                                    1
#define regMMVML2_CREDIT_SAFETY_IH_FAULT_INTERRUPT                                                      0x0729
#define regMMVML2_CREDIT_SAFETY_IH_FAULT_INTERRUPT_BASE_IDX                                             1
#define regMMVML2_WALKER_CREDIT_SAFETY_FETCH_RDREQ                                                      0x072a
#define regMMVML2_WALKER_CREDIT_SAFETY_FETCH_RDREQ_BASE_IDX                                             1


// addressBlock: mmhub_mmutcl2_mmvml2vcdec
// base address: 0x69d00
#define regMMVM_CONTEXT0_CNTL                                                                           0x0740
#define regMMVM_CONTEXT0_CNTL_BASE_IDX                                                                  1
#define regMMVM_CONTEXT1_CNTL                                                                           0x0741
#define regMMVM_CONTEXT1_CNTL_BASE_IDX                                                                  1
#define regMMVM_CONTEXT2_CNTL                                                                           0x0742
#define regMMVM_CONTEXT2_CNTL_BASE_IDX                                                                  1
#define regMMVM_CONTEXT3_CNTL                                                                           0x0743
#define regMMVM_CONTEXT3_CNTL_BASE_IDX                                                                  1
#define regMMVM_CONTEXT4_CNTL                                                                           0x0744
#define regMMVM_CONTEXT4_CNTL_BASE_IDX                                                                  1
#define regMMVM_CONTEXT5_CNTL                                                                           0x0745
#define regMMVM_CONTEXT5_CNTL_BASE_IDX                                                                  1
#define regMMVM_CONTEXT6_CNTL                                                                           0x0746
#define regMMVM_CONTEXT6_CNTL_BASE_IDX                                                                  1
#define regMMVM_CONTEXT7_CNTL                                                                           0x0747
#define regMMVM_CONTEXT7_CNTL_BASE_IDX                                                                  1
#define regMMVM_CONTEXT8_CNTL                                                                           0x0748
#define regMMVM_CONTEXT8_CNTL_BASE_IDX                                                                  1
#define regMMVM_CONTEXT9_CNTL                                                                           0x0749
#define regMMVM_CONTEXT9_CNTL_BASE_IDX                                                                  1
#define regMMVM_CONTEXT10_CNTL                                                                          0x074a
#define regMMVM_CONTEXT10_CNTL_BASE_IDX                                                                 1
#define regMMVM_CONTEXT11_CNTL                                                                          0x074b
#define regMMVM_CONTEXT11_CNTL_BASE_IDX                                                                 1
#define regMMVM_CONTEXT12_CNTL                                                                          0x074c
#define regMMVM_CONTEXT12_CNTL_BASE_IDX                                                                 1
#define regMMVM_CONTEXT13_CNTL                                                                          0x074d
#define regMMVM_CONTEXT13_CNTL_BASE_IDX                                                                 1
#define regMMVM_CONTEXT14_CNTL                                                                          0x074e
#define regMMVM_CONTEXT14_CNTL_BASE_IDX                                                                 1
#define regMMVM_CONTEXT15_CNTL                                                                          0x074f
#define regMMVM_CONTEXT15_CNTL_BASE_IDX                                                                 1
#define regMMVM_CONTEXTS_DISABLE                                                                        0x0750
#define regMMVM_CONTEXTS_DISABLE_BASE_IDX                                                               1
#define regMMVM_INVALIDATE_ENG0_SEM                                                                     0x0751
#define regMMVM_INVALIDATE_ENG0_SEM_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG1_SEM                                                                     0x0752
#define regMMVM_INVALIDATE_ENG1_SEM_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG2_SEM                                                                     0x0753
#define regMMVM_INVALIDATE_ENG2_SEM_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG3_SEM                                                                     0x0754
#define regMMVM_INVALIDATE_ENG3_SEM_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG4_SEM                                                                     0x0755
#define regMMVM_INVALIDATE_ENG4_SEM_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG5_SEM                                                                     0x0756
#define regMMVM_INVALIDATE_ENG5_SEM_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG6_SEM                                                                     0x0757
#define regMMVM_INVALIDATE_ENG6_SEM_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG7_SEM                                                                     0x0758
#define regMMVM_INVALIDATE_ENG7_SEM_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG8_SEM                                                                     0x0759
#define regMMVM_INVALIDATE_ENG8_SEM_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG9_SEM                                                                     0x075a
#define regMMVM_INVALIDATE_ENG9_SEM_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG10_SEM                                                                    0x075b
#define regMMVM_INVALIDATE_ENG10_SEM_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG11_SEM                                                                    0x075c
#define regMMVM_INVALIDATE_ENG11_SEM_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG12_SEM                                                                    0x075d
#define regMMVM_INVALIDATE_ENG12_SEM_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG13_SEM                                                                    0x075e
#define regMMVM_INVALIDATE_ENG13_SEM_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG14_SEM                                                                    0x075f
#define regMMVM_INVALIDATE_ENG14_SEM_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG15_SEM                                                                    0x0760
#define regMMVM_INVALIDATE_ENG15_SEM_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG16_SEM                                                                    0x0761
#define regMMVM_INVALIDATE_ENG16_SEM_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG17_SEM                                                                    0x0762
#define regMMVM_INVALIDATE_ENG17_SEM_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG0_REQ                                                                     0x0763
#define regMMVM_INVALIDATE_ENG0_REQ_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG1_REQ                                                                     0x0764
#define regMMVM_INVALIDATE_ENG1_REQ_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG2_REQ                                                                     0x0765
#define regMMVM_INVALIDATE_ENG2_REQ_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG3_REQ                                                                     0x0766
#define regMMVM_INVALIDATE_ENG3_REQ_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG4_REQ                                                                     0x0767
#define regMMVM_INVALIDATE_ENG4_REQ_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG5_REQ                                                                     0x0768
#define regMMVM_INVALIDATE_ENG5_REQ_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG6_REQ                                                                     0x0769
#define regMMVM_INVALIDATE_ENG6_REQ_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG7_REQ                                                                     0x076a
#define regMMVM_INVALIDATE_ENG7_REQ_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG8_REQ                                                                     0x076b
#define regMMVM_INVALIDATE_ENG8_REQ_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG9_REQ                                                                     0x076c
#define regMMVM_INVALIDATE_ENG9_REQ_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG10_REQ                                                                    0x076d
#define regMMVM_INVALIDATE_ENG10_REQ_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG11_REQ                                                                    0x076e
#define regMMVM_INVALIDATE_ENG11_REQ_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG12_REQ                                                                    0x076f
#define regMMVM_INVALIDATE_ENG12_REQ_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG13_REQ                                                                    0x0770
#define regMMVM_INVALIDATE_ENG13_REQ_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG14_REQ                                                                    0x0771
#define regMMVM_INVALIDATE_ENG14_REQ_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG15_REQ                                                                    0x0772
#define regMMVM_INVALIDATE_ENG15_REQ_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG16_REQ                                                                    0x0773
#define regMMVM_INVALIDATE_ENG16_REQ_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG17_REQ                                                                    0x0774
#define regMMVM_INVALIDATE_ENG17_REQ_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG0_ACK                                                                     0x0775
#define regMMVM_INVALIDATE_ENG0_ACK_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG1_ACK                                                                     0x0776
#define regMMVM_INVALIDATE_ENG1_ACK_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG2_ACK                                                                     0x0777
#define regMMVM_INVALIDATE_ENG2_ACK_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG3_ACK                                                                     0x0778
#define regMMVM_INVALIDATE_ENG3_ACK_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG4_ACK                                                                     0x0779
#define regMMVM_INVALIDATE_ENG4_ACK_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG5_ACK                                                                     0x077a
#define regMMVM_INVALIDATE_ENG5_ACK_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG6_ACK                                                                     0x077b
#define regMMVM_INVALIDATE_ENG6_ACK_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG7_ACK                                                                     0x077c
#define regMMVM_INVALIDATE_ENG7_ACK_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG8_ACK                                                                     0x077d
#define regMMVM_INVALIDATE_ENG8_ACK_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG9_ACK                                                                     0x077e
#define regMMVM_INVALIDATE_ENG9_ACK_BASE_IDX                                                            1
#define regMMVM_INVALIDATE_ENG10_ACK                                                                    0x077f
#define regMMVM_INVALIDATE_ENG10_ACK_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG11_ACK                                                                    0x0780
#define regMMVM_INVALIDATE_ENG11_ACK_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG12_ACK                                                                    0x0781
#define regMMVM_INVALIDATE_ENG12_ACK_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG13_ACK                                                                    0x0782
#define regMMVM_INVALIDATE_ENG13_ACK_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG14_ACK                                                                    0x0783
#define regMMVM_INVALIDATE_ENG14_ACK_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG15_ACK                                                                    0x0784
#define regMMVM_INVALIDATE_ENG15_ACK_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG16_ACK                                                                    0x0785
#define regMMVM_INVALIDATE_ENG16_ACK_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG17_ACK                                                                    0x0786
#define regMMVM_INVALIDATE_ENG17_ACK_BASE_IDX                                                           1
#define regMMVM_INVALIDATE_ENG0_ADDR_RANGE_LO32                                                         0x0787
#define regMMVM_INVALIDATE_ENG0_ADDR_RANGE_LO32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG0_ADDR_RANGE_HI32                                                         0x0788
#define regMMVM_INVALIDATE_ENG0_ADDR_RANGE_HI32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG1_ADDR_RANGE_LO32                                                         0x0789
#define regMMVM_INVALIDATE_ENG1_ADDR_RANGE_LO32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG1_ADDR_RANGE_HI32                                                         0x078a
#define regMMVM_INVALIDATE_ENG1_ADDR_RANGE_HI32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG2_ADDR_RANGE_LO32                                                         0x078b
#define regMMVM_INVALIDATE_ENG2_ADDR_RANGE_LO32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG2_ADDR_RANGE_HI32                                                         0x078c
#define regMMVM_INVALIDATE_ENG2_ADDR_RANGE_HI32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG3_ADDR_RANGE_LO32                                                         0x078d
#define regMMVM_INVALIDATE_ENG3_ADDR_RANGE_LO32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG3_ADDR_RANGE_HI32                                                         0x078e
#define regMMVM_INVALIDATE_ENG3_ADDR_RANGE_HI32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG4_ADDR_RANGE_LO32                                                         0x078f
#define regMMVM_INVALIDATE_ENG4_ADDR_RANGE_LO32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG4_ADDR_RANGE_HI32                                                         0x0790
#define regMMVM_INVALIDATE_ENG4_ADDR_RANGE_HI32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG5_ADDR_RANGE_LO32                                                         0x0791
#define regMMVM_INVALIDATE_ENG5_ADDR_RANGE_LO32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG5_ADDR_RANGE_HI32                                                         0x0792
#define regMMVM_INVALIDATE_ENG5_ADDR_RANGE_HI32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG6_ADDR_RANGE_LO32                                                         0x0793
#define regMMVM_INVALIDATE_ENG6_ADDR_RANGE_LO32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG6_ADDR_RANGE_HI32                                                         0x0794
#define regMMVM_INVALIDATE_ENG6_ADDR_RANGE_HI32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG7_ADDR_RANGE_LO32                                                         0x0795
#define regMMVM_INVALIDATE_ENG7_ADDR_RANGE_LO32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG7_ADDR_RANGE_HI32                                                         0x0796
#define regMMVM_INVALIDATE_ENG7_ADDR_RANGE_HI32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG8_ADDR_RANGE_LO32                                                         0x0797
#define regMMVM_INVALIDATE_ENG8_ADDR_RANGE_LO32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG8_ADDR_RANGE_HI32                                                         0x0798
#define regMMVM_INVALIDATE_ENG8_ADDR_RANGE_HI32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG9_ADDR_RANGE_LO32                                                         0x0799
#define regMMVM_INVALIDATE_ENG9_ADDR_RANGE_LO32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG9_ADDR_RANGE_HI32                                                         0x079a
#define regMMVM_INVALIDATE_ENG9_ADDR_RANGE_HI32_BASE_IDX                                                1
#define regMMVM_INVALIDATE_ENG10_ADDR_RANGE_LO32                                                        0x079b
#define regMMVM_INVALIDATE_ENG10_ADDR_RANGE_LO32_BASE_IDX                                               1
#define regMMVM_INVALIDATE_ENG10_ADDR_RANGE_HI32                                                        0x079c
#define regMMVM_INVALIDATE_ENG10_ADDR_RANGE_HI32_BASE_IDX                                               1
#define regMMVM_INVALIDATE_ENG11_ADDR_RANGE_LO32                                                        0x079d
#define regMMVM_INVALIDATE_ENG11_ADDR_RANGE_LO32_BASE_IDX                                               1
#define regMMVM_INVALIDATE_ENG11_ADDR_RANGE_HI32                                                        0x079e
#define regMMVM_INVALIDATE_ENG11_ADDR_RANGE_HI32_BASE_IDX                                               1
#define regMMVM_INVALIDATE_ENG12_ADDR_RANGE_LO32                                                        0x079f
#define regMMVM_INVALIDATE_ENG12_ADDR_RANGE_LO32_BASE_IDX                                               1
#define regMMVM_INVALIDATE_ENG12_ADDR_RANGE_HI32                                                        0x07a0
#define regMMVM_INVALIDATE_ENG12_ADDR_RANGE_HI32_BASE_IDX                                               1
#define regMMVM_INVALIDATE_ENG13_ADDR_RANGE_LO32                                                        0x07a1
#define regMMVM_INVALIDATE_ENG13_ADDR_RANGE_LO32_BASE_IDX                                               1
#define regMMVM_INVALIDATE_ENG13_ADDR_RANGE_HI32                                                        0x07a2
#define regMMVM_INVALIDATE_ENG13_ADDR_RANGE_HI32_BASE_IDX                                               1
#define regMMVM_INVALIDATE_ENG14_ADDR_RANGE_LO32                                                        0x07a3
#define regMMVM_INVALIDATE_ENG14_ADDR_RANGE_LO32_BASE_IDX                                               1
#define regMMVM_INVALIDATE_ENG14_ADDR_RANGE_HI32                                                        0x07a4
#define regMMVM_INVALIDATE_ENG14_ADDR_RANGE_HI32_BASE_IDX                                               1
#define regMMVM_INVALIDATE_ENG15_ADDR_RANGE_LO32                                                        0x07a5
#define regMMVM_INVALIDATE_ENG15_ADDR_RANGE_LO32_BASE_IDX                                               1
#define regMMVM_INVALIDATE_ENG15_ADDR_RANGE_HI32                                                        0x07a6
#define regMMVM_INVALIDATE_ENG15_ADDR_RANGE_HI32_BASE_IDX                                               1
#define regMMVM_INVALIDATE_ENG16_ADDR_RANGE_LO32                                                        0x07a7
#define regMMVM_INVALIDATE_ENG16_ADDR_RANGE_LO32_BASE_IDX                                               1
#define regMMVM_INVALIDATE_ENG16_ADDR_RANGE_HI32                                                        0x07a8
#define regMMVM_INVALIDATE_ENG16_ADDR_RANGE_HI32_BASE_IDX                                               1
#define regMMVM_INVALIDATE_ENG17_ADDR_RANGE_LO32                                                        0x07a9
#define regMMVM_INVALIDATE_ENG17_ADDR_RANGE_LO32_BASE_IDX                                               1
#define regMMVM_INVALIDATE_ENG17_ADDR_RANGE_HI32                                                        0x07aa
#define regMMVM_INVALIDATE_ENG17_ADDR_RANGE_HI32_BASE_IDX                                               1
#define regMMVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32                                                      0x07ab
#define regMMVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                             1
#define regMMVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32                                                      0x07ac
#define regMMVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                             1
#define regMMVM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32                                                      0x07ad
#define regMMVM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                             1
#define regMMVM_CONTEXT1_PAGE_TABLE_BASE_ADDR_HI32                                                      0x07ae
#define regMMVM_CONTEXT1_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                             1
#define regMMVM_CONTEXT2_PAGE_TABLE_BASE_ADDR_LO32                                                      0x07af
#define regMMVM_CONTEXT2_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                             1
#define regMMVM_CONTEXT2_PAGE_TABLE_BASE_ADDR_HI32                                                      0x07b0
#define regMMVM_CONTEXT2_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                             1
#define regMMVM_CONTEXT3_PAGE_TABLE_BASE_ADDR_LO32                                                      0x07b1
#define regMMVM_CONTEXT3_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                             1
#define regMMVM_CONTEXT3_PAGE_TABLE_BASE_ADDR_HI32                                                      0x07b2
#define regMMVM_CONTEXT3_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                             1
#define regMMVM_CONTEXT4_PAGE_TABLE_BASE_ADDR_LO32                                                      0x07b3
#define regMMVM_CONTEXT4_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                             1
#define regMMVM_CONTEXT4_PAGE_TABLE_BASE_ADDR_HI32                                                      0x07b4
#define regMMVM_CONTEXT4_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                             1
#define regMMVM_CONTEXT5_PAGE_TABLE_BASE_ADDR_LO32                                                      0x07b5
#define regMMVM_CONTEXT5_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                             1
#define regMMVM_CONTEXT5_PAGE_TABLE_BASE_ADDR_HI32                                                      0x07b6
#define regMMVM_CONTEXT5_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                             1
#define regMMVM_CONTEXT6_PAGE_TABLE_BASE_ADDR_LO32                                                      0x07b7
#define regMMVM_CONTEXT6_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                             1
#define regMMVM_CONTEXT6_PAGE_TABLE_BASE_ADDR_HI32                                                      0x07b8
#define regMMVM_CONTEXT6_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                             1
#define regMMVM_CONTEXT7_PAGE_TABLE_BASE_ADDR_LO32                                                      0x07b9
#define regMMVM_CONTEXT7_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                             1
#define regMMVM_CONTEXT7_PAGE_TABLE_BASE_ADDR_HI32                                                      0x07ba
#define regMMVM_CONTEXT7_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                             1
#define regMMVM_CONTEXT8_PAGE_TABLE_BASE_ADDR_LO32                                                      0x07bb
#define regMMVM_CONTEXT8_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                             1
#define regMMVM_CONTEXT8_PAGE_TABLE_BASE_ADDR_HI32                                                      0x07bc
#define regMMVM_CONTEXT8_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                             1
#define regMMVM_CONTEXT9_PAGE_TABLE_BASE_ADDR_LO32                                                      0x07bd
#define regMMVM_CONTEXT9_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                             1
#define regMMVM_CONTEXT9_PAGE_TABLE_BASE_ADDR_HI32                                                      0x07be
#define regMMVM_CONTEXT9_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                             1
#define regMMVM_CONTEXT10_PAGE_TABLE_BASE_ADDR_LO32                                                     0x07bf
#define regMMVM_CONTEXT10_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                            1
#define regMMVM_CONTEXT10_PAGE_TABLE_BASE_ADDR_HI32                                                     0x07c0
#define regMMVM_CONTEXT10_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                            1
#define regMMVM_CONTEXT11_PAGE_TABLE_BASE_ADDR_LO32                                                     0x07c1
#define regMMVM_CONTEXT11_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                            1
#define regMMVM_CONTEXT11_PAGE_TABLE_BASE_ADDR_HI32                                                     0x07c2
#define regMMVM_CONTEXT11_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                            1
#define regMMVM_CONTEXT12_PAGE_TABLE_BASE_ADDR_LO32                                                     0x07c3
#define regMMVM_CONTEXT12_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                            1
#define regMMVM_CONTEXT12_PAGE_TABLE_BASE_ADDR_HI32                                                     0x07c4
#define regMMVM_CONTEXT12_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                            1
#define regMMVM_CONTEXT13_PAGE_TABLE_BASE_ADDR_LO32                                                     0x07c5
#define regMMVM_CONTEXT13_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                            1
#define regMMVM_CONTEXT13_PAGE_TABLE_BASE_ADDR_HI32                                                     0x07c6
#define regMMVM_CONTEXT13_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                            1
#define regMMVM_CONTEXT14_PAGE_TABLE_BASE_ADDR_LO32                                                     0x07c7
#define regMMVM_CONTEXT14_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                            1
#define regMMVM_CONTEXT14_PAGE_TABLE_BASE_ADDR_HI32                                                     0x07c8
#define regMMVM_CONTEXT14_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                            1
#define regMMVM_CONTEXT15_PAGE_TABLE_BASE_ADDR_LO32                                                     0x07c9
#define regMMVM_CONTEXT15_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                            1
#define regMMVM_CONTEXT15_PAGE_TABLE_BASE_ADDR_HI32                                                     0x07ca
#define regMMVM_CONTEXT15_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                            1
#define regMMVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32                                                     0x07cb
#define regMMVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                            1
#define regMMVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32                                                     0x07cc
#define regMMVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                            1
#define regMMVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32                                                     0x07cd
#define regMMVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                            1
#define regMMVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32                                                     0x07ce
#define regMMVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                            1
#define regMMVM_CONTEXT2_PAGE_TABLE_START_ADDR_LO32                                                     0x07cf
#define regMMVM_CONTEXT2_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                            1
#define regMMVM_CONTEXT2_PAGE_TABLE_START_ADDR_HI32                                                     0x07d0
#define regMMVM_CONTEXT2_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                            1
#define regMMVM_CONTEXT3_PAGE_TABLE_START_ADDR_LO32                                                     0x07d1
#define regMMVM_CONTEXT3_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                            1
#define regMMVM_CONTEXT3_PAGE_TABLE_START_ADDR_HI32                                                     0x07d2
#define regMMVM_CONTEXT3_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                            1
#define regMMVM_CONTEXT4_PAGE_TABLE_START_ADDR_LO32                                                     0x07d3
#define regMMVM_CONTEXT4_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                            1
#define regMMVM_CONTEXT4_PAGE_TABLE_START_ADDR_HI32                                                     0x07d4
#define regMMVM_CONTEXT4_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                            1
#define regMMVM_CONTEXT5_PAGE_TABLE_START_ADDR_LO32                                                     0x07d5
#define regMMVM_CONTEXT5_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                            1
#define regMMVM_CONTEXT5_PAGE_TABLE_START_ADDR_HI32                                                     0x07d6
#define regMMVM_CONTEXT5_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                            1
#define regMMVM_CONTEXT6_PAGE_TABLE_START_ADDR_LO32                                                     0x07d7
#define regMMVM_CONTEXT6_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                            1
#define regMMVM_CONTEXT6_PAGE_TABLE_START_ADDR_HI32                                                     0x07d8
#define regMMVM_CONTEXT6_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                            1
#define regMMVM_CONTEXT7_PAGE_TABLE_START_ADDR_LO32                                                     0x07d9
#define regMMVM_CONTEXT7_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                            1
#define regMMVM_CONTEXT7_PAGE_TABLE_START_ADDR_HI32                                                     0x07da
#define regMMVM_CONTEXT7_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                            1
#define regMMVM_CONTEXT8_PAGE_TABLE_START_ADDR_LO32                                                     0x07db
#define regMMVM_CONTEXT8_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                            1
#define regMMVM_CONTEXT8_PAGE_TABLE_START_ADDR_HI32                                                     0x07dc
#define regMMVM_CONTEXT8_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                            1
#define regMMVM_CONTEXT9_PAGE_TABLE_START_ADDR_LO32                                                     0x07dd
#define regMMVM_CONTEXT9_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                            1
#define regMMVM_CONTEXT9_PAGE_TABLE_START_ADDR_HI32                                                     0x07de
#define regMMVM_CONTEXT9_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                            1
#define regMMVM_CONTEXT10_PAGE_TABLE_START_ADDR_LO32                                                    0x07df
#define regMMVM_CONTEXT10_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                           1
#define regMMVM_CONTEXT10_PAGE_TABLE_START_ADDR_HI32                                                    0x07e0
#define regMMVM_CONTEXT10_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                           1
#define regMMVM_CONTEXT11_PAGE_TABLE_START_ADDR_LO32                                                    0x07e1
#define regMMVM_CONTEXT11_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                           1
#define regMMVM_CONTEXT11_PAGE_TABLE_START_ADDR_HI32                                                    0x07e2
#define regMMVM_CONTEXT11_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                           1
#define regMMVM_CONTEXT12_PAGE_TABLE_START_ADDR_LO32                                                    0x07e3
#define regMMVM_CONTEXT12_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                           1
#define regMMVM_CONTEXT12_PAGE_TABLE_START_ADDR_HI32                                                    0x07e4
#define regMMVM_CONTEXT12_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                           1
#define regMMVM_CONTEXT13_PAGE_TABLE_START_ADDR_LO32                                                    0x07e5
#define regMMVM_CONTEXT13_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                           1
#define regMMVM_CONTEXT13_PAGE_TABLE_START_ADDR_HI32                                                    0x07e6
#define regMMVM_CONTEXT13_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                           1
#define regMMVM_CONTEXT14_PAGE_TABLE_START_ADDR_LO32                                                    0x07e7
#define regMMVM_CONTEXT14_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                           1
#define regMMVM_CONTEXT14_PAGE_TABLE_START_ADDR_HI32                                                    0x07e8
#define regMMVM_CONTEXT14_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                           1
#define regMMVM_CONTEXT15_PAGE_TABLE_START_ADDR_LO32                                                    0x07e9
#define regMMVM_CONTEXT15_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                           1
#define regMMVM_CONTEXT15_PAGE_TABLE_START_ADDR_HI32                                                    0x07ea
#define regMMVM_CONTEXT15_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                           1
#define regMMVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32                                                       0x07eb
#define regMMVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                              1
#define regMMVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32                                                       0x07ec
#define regMMVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                              1
#define regMMVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32                                                       0x07ed
#define regMMVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                              1
#define regMMVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32                                                       0x07ee
#define regMMVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                              1
#define regMMVM_CONTEXT2_PAGE_TABLE_END_ADDR_LO32                                                       0x07ef
#define regMMVM_CONTEXT2_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                              1
#define regMMVM_CONTEXT2_PAGE_TABLE_END_ADDR_HI32                                                       0x07f0
#define regMMVM_CONTEXT2_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                              1
#define regMMVM_CONTEXT3_PAGE_TABLE_END_ADDR_LO32                                                       0x07f1
#define regMMVM_CONTEXT3_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                              1
#define regMMVM_CONTEXT3_PAGE_TABLE_END_ADDR_HI32                                                       0x07f2
#define regMMVM_CONTEXT3_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                              1
#define regMMVM_CONTEXT4_PAGE_TABLE_END_ADDR_LO32                                                       0x07f3
#define regMMVM_CONTEXT4_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                              1
#define regMMVM_CONTEXT4_PAGE_TABLE_END_ADDR_HI32                                                       0x07f4
#define regMMVM_CONTEXT4_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                              1
#define regMMVM_CONTEXT5_PAGE_TABLE_END_ADDR_LO32                                                       0x07f5
#define regMMVM_CONTEXT5_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                              1
#define regMMVM_CONTEXT5_PAGE_TABLE_END_ADDR_HI32                                                       0x07f6
#define regMMVM_CONTEXT5_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                              1
#define regMMVM_CONTEXT6_PAGE_TABLE_END_ADDR_LO32                                                       0x07f7
#define regMMVM_CONTEXT6_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                              1
#define regMMVM_CONTEXT6_PAGE_TABLE_END_ADDR_HI32                                                       0x07f8
#define regMMVM_CONTEXT6_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                              1
#define regMMVM_CONTEXT7_PAGE_TABLE_END_ADDR_LO32                                                       0x07f9
#define regMMVM_CONTEXT7_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                              1
#define regMMVM_CONTEXT7_PAGE_TABLE_END_ADDR_HI32                                                       0x07fa
#define regMMVM_CONTEXT7_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                              1
#define regMMVM_CONTEXT8_PAGE_TABLE_END_ADDR_LO32                                                       0x07fb
#define regMMVM_CONTEXT8_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                              1
#define regMMVM_CONTEXT8_PAGE_TABLE_END_ADDR_HI32                                                       0x07fc
#define regMMVM_CONTEXT8_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                              1
#define regMMVM_CONTEXT9_PAGE_TABLE_END_ADDR_LO32                                                       0x07fd
#define regMMVM_CONTEXT9_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                              1
#define regMMVM_CONTEXT9_PAGE_TABLE_END_ADDR_HI32                                                       0x07fe
#define regMMVM_CONTEXT9_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                              1
#define regMMVM_CONTEXT10_PAGE_TABLE_END_ADDR_LO32                                                      0x07ff
#define regMMVM_CONTEXT10_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                             1
#define regMMVM_CONTEXT10_PAGE_TABLE_END_ADDR_HI32                                                      0x0800
#define regMMVM_CONTEXT10_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                             1
#define regMMVM_CONTEXT11_PAGE_TABLE_END_ADDR_LO32                                                      0x0801
#define regMMVM_CONTEXT11_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                             1
#define regMMVM_CONTEXT11_PAGE_TABLE_END_ADDR_HI32                                                      0x0802
#define regMMVM_CONTEXT11_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                             1
#define regMMVM_CONTEXT12_PAGE_TABLE_END_ADDR_LO32                                                      0x0803
#define regMMVM_CONTEXT12_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                             1
#define regMMVM_CONTEXT12_PAGE_TABLE_END_ADDR_HI32                                                      0x0804
#define regMMVM_CONTEXT12_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                             1
#define regMMVM_CONTEXT13_PAGE_TABLE_END_ADDR_LO32                                                      0x0805
#define regMMVM_CONTEXT13_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                             1
#define regMMVM_CONTEXT13_PAGE_TABLE_END_ADDR_HI32                                                      0x0806
#define regMMVM_CONTEXT13_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                             1
#define regMMVM_CONTEXT14_PAGE_TABLE_END_ADDR_LO32                                                      0x0807
#define regMMVM_CONTEXT14_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                             1
#define regMMVM_CONTEXT14_PAGE_TABLE_END_ADDR_HI32                                                      0x0808
#define regMMVM_CONTEXT14_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                             1
#define regMMVM_CONTEXT15_PAGE_TABLE_END_ADDR_LO32                                                      0x0809
#define regMMVM_CONTEXT15_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                             1
#define regMMVM_CONTEXT15_PAGE_TABLE_END_ADDR_HI32                                                      0x080a
#define regMMVM_CONTEXT15_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                             1
#define regMMVM_L2_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES                                                    0x080b
#define regMMVM_L2_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES_BASE_IDX                                           1
#define regMMVM_L2_CONTEXT0_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES                                           0x080c
#define regMMVM_L2_CONTEXT0_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES_BASE_IDX                                  1
#define regMMVM_L2_CONTEXT1_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES                                           0x080d
#define regMMVM_L2_CONTEXT1_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES_BASE_IDX                                  1
#define regMMVM_L2_CONTEXT2_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES                                           0x080e
#define regMMVM_L2_CONTEXT2_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES_BASE_IDX                                  1
#define regMMVM_L2_CONTEXT3_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES                                           0x080f
#define regMMVM_L2_CONTEXT3_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES_BASE_IDX                                  1
#define regMMVM_L2_CONTEXT4_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES                                           0x0810
#define regMMVM_L2_CONTEXT4_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES_BASE_IDX                                  1
#define regMMVM_L2_CONTEXT5_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES                                           0x0811
#define regMMVM_L2_CONTEXT5_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES_BASE_IDX                                  1
#define regMMVM_L2_CONTEXT6_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES                                           0x0812
#define regMMVM_L2_CONTEXT6_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES_BASE_IDX                                  1
#define regMMVM_L2_CONTEXT7_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES                                           0x0813
#define regMMVM_L2_CONTEXT7_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES_BASE_IDX                                  1
#define regMMVM_L2_CONTEXT8_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES                                           0x0814
#define regMMVM_L2_CONTEXT8_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES_BASE_IDX                                  1
#define regMMVM_L2_CONTEXT9_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES                                           0x0815
#define regMMVM_L2_CONTEXT9_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES_BASE_IDX                                  1
#define regMMVM_L2_CONTEXT10_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES                                          0x0816
#define regMMVM_L2_CONTEXT10_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES_BASE_IDX                                 1
#define regMMVM_L2_CONTEXT11_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES                                          0x0817
#define regMMVM_L2_CONTEXT11_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES_BASE_IDX                                 1
#define regMMVM_L2_CONTEXT12_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES                                          0x0818
#define regMMVM_L2_CONTEXT12_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES_BASE_IDX                                 1
#define regMMVM_L2_CONTEXT13_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES                                          0x0819
#define regMMVM_L2_CONTEXT13_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES_BASE_IDX                                 1
#define regMMVM_L2_CONTEXT14_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES                                          0x081a
#define regMMVM_L2_CONTEXT14_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES_BASE_IDX                                 1
#define regMMVM_L2_CONTEXT15_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES                                          0x081b
#define regMMVM_L2_CONTEXT15_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES_BASE_IDX                                 1


// addressBlock: mmhub_mmutcl2_mmvml2pldec
// base address: 0x6a090
#define regMMMC_VM_L2_PERFCOUNTER0_CFG                                                                  0x0824
#define regMMMC_VM_L2_PERFCOUNTER0_CFG_BASE_IDX                                                         1
#define regMMMC_VM_L2_PERFCOUNTER1_CFG                                                                  0x0825
#define regMMMC_VM_L2_PERFCOUNTER1_CFG_BASE_IDX                                                         1
#define regMMMC_VM_L2_PERFCOUNTER2_CFG                                                                  0x0826
#define regMMMC_VM_L2_PERFCOUNTER2_CFG_BASE_IDX                                                         1
#define regMMMC_VM_L2_PERFCOUNTER3_CFG                                                                  0x0827
#define regMMMC_VM_L2_PERFCOUNTER3_CFG_BASE_IDX                                                         1
#define regMMMC_VM_L2_PERFCOUNTER4_CFG                                                                  0x0828
#define regMMMC_VM_L2_PERFCOUNTER4_CFG_BASE_IDX                                                         1
#define regMMMC_VM_L2_PERFCOUNTER5_CFG                                                                  0x0829
#define regMMMC_VM_L2_PERFCOUNTER5_CFG_BASE_IDX                                                         1
#define regMMMC_VM_L2_PERFCOUNTER6_CFG                                                                  0x082a
#define regMMMC_VM_L2_PERFCOUNTER6_CFG_BASE_IDX                                                         1
#define regMMMC_VM_L2_PERFCOUNTER7_CFG                                                                  0x082b
#define regMMMC_VM_L2_PERFCOUNTER7_CFG_BASE_IDX                                                         1
#define regMMMC_VM_L2_PERFCOUNTER_RSLT_CNTL                                                             0x082c
#define regMMMC_VM_L2_PERFCOUNTER_RSLT_CNTL_BASE_IDX                                                    1
#define regMMUTCL2_PERFCOUNTER0_CFG                                                                     0x082d
#define regMMUTCL2_PERFCOUNTER0_CFG_BASE_IDX                                                            1
#define regMMUTCL2_PERFCOUNTER1_CFG                                                                     0x082e
#define regMMUTCL2_PERFCOUNTER1_CFG_BASE_IDX                                                            1
#define regMMUTCL2_PERFCOUNTER2_CFG                                                                     0x082f
#define regMMUTCL2_PERFCOUNTER2_CFG_BASE_IDX                                                            1
#define regMMUTCL2_PERFCOUNTER3_CFG                                                                     0x0830
#define regMMUTCL2_PERFCOUNTER3_CFG_BASE_IDX                                                            1
#define regMMUTCL2_PERFCOUNTER_RSLT_CNTL                                                                0x0831
#define regMMUTCL2_PERFCOUNTER_RSLT_CNTL_BASE_IDX                                                       1


// addressBlock: mmhub_mmutcl2_mmvml2prdec
// base address: 0x6a0e0
#define regMMMC_VM_L2_PERFCOUNTER_LO                                                                    0x0838
#define regMMMC_VM_L2_PERFCOUNTER_LO_BASE_IDX                                                           1
#define regMMMC_VM_L2_PERFCOUNTER_HI                                                                    0x0839
#define regMMMC_VM_L2_PERFCOUNTER_HI_BASE_IDX                                                           1
#define regMMUTCL2_PERFCOUNTER_LO                                                                       0x083a
#define regMMUTCL2_PERFCOUNTER_LO_BASE_IDX                                                              1
#define regMMUTCL2_PERFCOUNTER_HI                                                                       0x083b
#define regMMUTCL2_PERFCOUNTER_HI_BASE_IDX                                                              1


// addressBlock: mmhub_mmutcl2_mmvmsharedhvdec
// base address: 0x6a130
#define regMMVM_PCIE_ATS_CNTL                                                                           0x084c
#define regMMVM_PCIE_ATS_CNTL_BASE_IDX                                                                  1


// addressBlock: mmhub_mmutcl2_mmvmsharedpfdec
// base address: 0x6a340
#define regMMMC_VM_NB_MMIOBASE                                                                          0x08d0
#define regMMMC_VM_NB_MMIOBASE_BASE_IDX                                                                 1
#define regMMMC_VM_NB_MMIOLIMIT                                                                         0x08d1
#define regMMMC_VM_NB_MMIOLIMIT_BASE_IDX                                                                1
#define regMMMC_VM_NB_PCI_CTRL                                                                          0x08d2
#define regMMMC_VM_NB_PCI_CTRL_BASE_IDX                                                                 1
#define regMMMC_VM_NB_PCI_ARB                                                                           0x08d3
#define regMMMC_VM_NB_PCI_ARB_BASE_IDX                                                                  1
#define regMMMC_VM_NB_TOP_OF_DRAM_SLOT1                                                                 0x08d4
#define regMMMC_VM_NB_TOP_OF_DRAM_SLOT1_BASE_IDX                                                        1
#define regMMMC_VM_NB_LOWER_TOP_OF_DRAM2                                                                0x08d5
#define regMMMC_VM_NB_LOWER_TOP_OF_DRAM2_BASE_IDX                                                       1
#define regMMMC_VM_NB_UPPER_TOP_OF_DRAM2                                                                0x08d6
#define regMMMC_VM_NB_UPPER_TOP_OF_DRAM2_BASE_IDX                                                       1
#define regMMMC_VM_FB_OFFSET                                                                            0x08d7
#define regMMMC_VM_FB_OFFSET_BASE_IDX                                                                   1
#define regMMMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB                                                     0x08d8
#define regMMMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB_BASE_IDX                                            1
#define regMMMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB                                                     0x08d9
#define regMMMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB_BASE_IDX                                            1
#define regMMMC_VM_STEERING                                                                             0x08da
#define regMMMC_VM_STEERING_BASE_IDX                                                                    1
#define regMMMC_SHARED_VIRT_RESET_REQ                                                                   0x08db
#define regMMMC_SHARED_VIRT_RESET_REQ_BASE_IDX                                                          1
#define regMMMC_MEM_POWER_LS                                                                            0x08dc
#define regMMMC_MEM_POWER_LS_BASE_IDX                                                                   1
#define regMMMC_VM_CACHEABLE_DRAM_ADDRESS_START                                                         0x08dd
#define regMMMC_VM_CACHEABLE_DRAM_ADDRESS_START_BASE_IDX                                                1
#define regMMMC_VM_CACHEABLE_DRAM_ADDRESS_END                                                           0x08de
#define regMMMC_VM_CACHEABLE_DRAM_ADDRESS_END_BASE_IDX                                                  1
#define regMMMC_VM_LOCAL_SYSMEM_ADDRESS_START                                                           0x08df
#define regMMMC_VM_LOCAL_SYSMEM_ADDRESS_START_BASE_IDX                                                  1
#define regMMMC_VM_LOCAL_SYSMEM_ADDRESS_END                                                             0x08e0
#define regMMMC_VM_LOCAL_SYSMEM_ADDRESS_END_BASE_IDX                                                    1
#define regMMMC_VM_APT_CNTL                                                                             0x08e1
#define regMMMC_VM_APT_CNTL_BASE_IDX                                                                    1
#define regMMMC_VM_LOCAL_FB_ADDRESS_START                                                               0x08e2
#define regMMMC_VM_LOCAL_FB_ADDRESS_START_BASE_IDX                                                      1
#define regMMMC_VM_LOCAL_FB_ADDRESS_END                                                                 0x08e3
#define regMMMC_VM_LOCAL_FB_ADDRESS_END_BASE_IDX                                                        1
#define regMMMC_VM_LOCAL_FB_ADDRESS_LOCK_CNTL                                                           0x08e4
#define regMMMC_VM_LOCAL_FB_ADDRESS_LOCK_CNTL_BASE_IDX                                                  1
#define regMMUTCL2_CGTT_CLK_CTRL                                                                        0x08e5
#define regMMUTCL2_CGTT_CLK_CTRL_BASE_IDX                                                               1
#define regMMMC_SHARED_ACTIVE_FCN_ID                                                                    0x08e6
#define regMMMC_SHARED_ACTIVE_FCN_ID_BASE_IDX                                                           1
#define regMMUTCL2_CGTT_BUSY_CTRL                                                                       0x08e7
#define regMMUTCL2_CGTT_BUSY_CTRL_BASE_IDX                                                              1
#define regMMUTCL2_HARVEST_BYPASS_GROUPS                                                                0x08e8
#define regMMUTCL2_HARVEST_BYPASS_GROUPS_BASE_IDX                                                       1
#define regMMUTCL2_GROUP_RET_FAULT_STATUS                                                               0x08ea
#define regMMUTCL2_GROUP_RET_FAULT_STATUS_BASE_IDX                                                      1


// addressBlock: mmhub_mmutcl2_mmvmsharedvcdec
// base address: 0x6a3b0
#define regMMMC_VM_FB_LOCATION_BASE                                                                     0x08ec
#define regMMMC_VM_FB_LOCATION_BASE_BASE_IDX                                                            1
#define regMMMC_VM_FB_LOCATION_TOP                                                                      0x08ed
#define regMMMC_VM_FB_LOCATION_TOP_BASE_IDX                                                             1
#define regMMMC_VM_AGP_TOP                                                                              0x08ee
#define regMMMC_VM_AGP_TOP_BASE_IDX                                                                     1
#define regMMMC_VM_AGP_BOT                                                                              0x08ef
#define regMMMC_VM_AGP_BOT_BASE_IDX                                                                     1
#define regMMMC_VM_AGP_BASE                                                                             0x08f0
#define regMMMC_VM_AGP_BASE_BASE_IDX                                                                    1
#define regMMMC_VM_SYSTEM_APERTURE_LOW_ADDR                                                             0x08f1
#define regMMMC_VM_SYSTEM_APERTURE_LOW_ADDR_BASE_IDX                                                    1
#define regMMMC_VM_SYSTEM_APERTURE_HIGH_ADDR                                                            0x08f2
#define regMMMC_VM_SYSTEM_APERTURE_HIGH_ADDR_BASE_IDX                                                   1
#define regMMMC_VM_MX_L1_TLB_CNTL                                                                       0x08f3
#define regMMMC_VM_MX_L1_TLB_CNTL_BASE_IDX                                                              1


// addressBlock: mmhub_mmutcl2_mmatcl2pfcntrdec
// base address: 0x6a400
#define regMM_ATC_L2_PERFCOUNTER_LO                                                                     0x0900
#define regMM_ATC_L2_PERFCOUNTER_LO_BASE_IDX                                                            1
#define regMM_ATC_L2_PERFCOUNTER_HI                                                                     0x0901
#define regMM_ATC_L2_PERFCOUNTER_HI_BASE_IDX                                                            1


// addressBlock: mmhub_mmutcl2_mmatcl2pfcntldec
// base address: 0x6a420
#define regMM_ATC_L2_PERFCOUNTER0_CFG                                                                   0x0908
#define regMM_ATC_L2_PERFCOUNTER0_CFG_BASE_IDX                                                          1
#define regMM_ATC_L2_PERFCOUNTER1_CFG                                                                   0x0909
#define regMM_ATC_L2_PERFCOUNTER1_CFG_BASE_IDX                                                          1
#define regMM_ATC_L2_PERFCOUNTER_RSLT_CNTL                                                              0x090a
#define regMM_ATC_L2_PERFCOUNTER_RSLT_CNTL_BASE_IDX                                                     1


// addressBlock: mmhub_mmutcl2_mmvml2pspdec
// base address: 0x6aa50
#define regMMUTCL2_TRANSLATION_BYPASS_BY_VMID                                                           0x0a94
#define regMMUTCL2_TRANSLATION_BYPASS_BY_VMID_BASE_IDX                                                  1
#define regMMVM_IOMMU_CONTROL_REGISTER                                                                  0x0a97
#define regMMVM_IOMMU_CONTROL_REGISTER_BASE_IDX                                                         1
#define regMMVM_IOMMU_PERFORMANCE_OPTIMIZATION_CONTROL_REGISTER                                         0x0a98
#define regMMVM_IOMMU_PERFORMANCE_OPTIMIZATION_CONTROL_REGISTER_BASE_IDX                                1
#define regMMUTC_TRANSLATION_FAULT_CNTL0                                                                0x0a99
#define regMMUTC_TRANSLATION_FAULT_CNTL0_BASE_IDX                                                       1
#define regMMUTC_TRANSLATION_FAULT_CNTL1                                                                0x0a9a
#define regMMUTC_TRANSLATION_FAULT_CNTL1_BASE_IDX                                                       1


// addressBlock: mmhub_mmutcl2_mml2tlbpspdec
// base address: 0x6aa80
#define regMMUTC_GPUVA_VMID_TRANSLATION_ASSIST_CNTL                                                     0x0aa0
#define regMMUTC_GPUVA_VMID_TRANSLATION_ASSIST_CNTL_BASE_IDX                                            1


// addressBlock: mmhub_mmutcl2_mmatcl2pspdec
// base address: 0x6aa90
#define regMM_ATC_L2_IOV_MODE_CNTL                                                                      0x0aa4
#define regMM_ATC_L2_IOV_MODE_CNTL_BASE_IDX                                                             1


// addressBlock: mmhub_mmutcl2_mml2tlbpfdec
// base address: 0x6aac0
#define regMML2TLB_TLB0_STATUS                                                                          0x0ab1
#define regMML2TLB_TLB0_STATUS_BASE_IDX                                                                 1
#define regMML2TLB_TMZ_CNTL                                                                             0x0ab2
#define regMML2TLB_TMZ_CNTL_BASE_IDX                                                                    1
#define regMMUTC_GPUVA_VMID_TRANSLATION_ASSIST_REQUEST_LO                                               0x0ab3
#define regMMUTC_GPUVA_VMID_TRANSLATION_ASSIST_REQUEST_LO_BASE_IDX                                      1
#define regMMUTC_GPUVA_VMID_TRANSLATION_ASSIST_REQUEST_HI                                               0x0ab4
#define regMMUTC_GPUVA_VMID_TRANSLATION_ASSIST_REQUEST_HI_BASE_IDX                                      1
#define regMMUTC_GPUVA_VMID_TRANSLATION_ASSIST_RESPONSE_LO                                              0x0ab5
#define regMMUTC_GPUVA_VMID_TRANSLATION_ASSIST_RESPONSE_LO_BASE_IDX                                     1
#define regMMUTC_GPUVA_VMID_TRANSLATION_ASSIST_RESPONSE_HI                                              0x0ab6
#define regMMUTC_GPUVA_VMID_TRANSLATION_ASSIST_RESPONSE_HI_BASE_IDX                                     1
#define regMMUTCL2_L2TLB_CREDIT_SAFETY_FETCH_RDREQ                                                      0x0ab7
#define regMMUTCL2_L2TLB_CREDIT_SAFETY_FETCH_RDREQ_BASE_IDX                                             1


// addressBlock: mmhub_mmutcl2_mml2tlbpldec
// base address: 0x6ab00
#define regMML2TLB_PERFCOUNTER0_CFG                                                                     0x0ac0
#define regMML2TLB_PERFCOUNTER0_CFG_BASE_IDX                                                            1
#define regMML2TLB_PERFCOUNTER1_CFG                                                                     0x0ac1
#define regMML2TLB_PERFCOUNTER1_CFG_BASE_IDX                                                            1
#define regMML2TLB_PERFCOUNTER2_CFG                                                                     0x0ac2
#define regMML2TLB_PERFCOUNTER2_CFG_BASE_IDX                                                            1
#define regMML2TLB_PERFCOUNTER3_CFG                                                                     0x0ac3
#define regMML2TLB_PERFCOUNTER3_CFG_BASE_IDX                                                            1
#define regMML2TLB_PERFCOUNTER_RSLT_CNTL                                                                0x0ac4
#define regMML2TLB_PERFCOUNTER_RSLT_CNTL_BASE_IDX                                                       1


// addressBlock: mmhub_mmutcl2_mml2tlbprdec
// base address: 0x6ab20
#define regMML2TLB_PERFCOUNTER_LO                                                                       0x0ac8
#define regMML2TLB_PERFCOUNTER_LO_BASE_IDX                                                              1
#define regMML2TLB_PERFCOUNTER_HI                                                                       0x0ac9
#define regMML2TLB_PERFCOUNTER_HI_BASE_IDX                                                              1

#endif